Blame view

include/linux/sxgbe_platform.h 1.34 KB
1edb9ca69   Siva Reddy   net: sxgbe: add b...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
  /*
   * 10G controller driver for Samsung EXYNOS SoCs
   *
   * Copyright (C) 2013 Samsung Electronics Co., Ltd.
   *		http://www.samsung.com
   *
   * Author: Siva Reddy Kallam <siva.kallam@samsung.com>
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License version 2 as
   * published by the Free Software Foundation.
   */
  #ifndef __SXGBE_PLATFORM_H__
  #define __SXGBE_PLATFORM_H__
  
  /* MDC Clock Selection define*/
  #define SXGBE_CSR_100_150M	0x0	/* MDC = clk_scr_i/62 */
  #define SXGBE_CSR_150_250M	0x1	/* MDC = clk_scr_i/102 */
  #define SXGBE_CSR_250_300M	0x2	/* MDC = clk_scr_i/122 */
  #define SXGBE_CSR_300_350M	0x3	/* MDC = clk_scr_i/142 */
  #define SXGBE_CSR_350_400M	0x4	/* MDC = clk_scr_i/162 */
  #define SXGBE_CSR_400_500M	0x5	/* MDC = clk_scr_i/202 */
  
  /* Platfrom data for platform device structure's
   * platform_data field
   */
  struct sxgbe_mdio_bus_data {
  	unsigned int phy_mask;
  	int *irqs;
  	int probed_phy_irq;
  };
  
  struct sxgbe_dma_cfg {
  	int pbl;
  	int fixed_burst;
  	int burst_map;
  	int adv_addr_mode;
  };
  
  struct sxgbe_plat_data {
  	char *phy_bus_name;
  	int bus_id;
  	int phy_addr;
  	int interface;
  	struct sxgbe_mdio_bus_data *mdio_bus_data;
  	struct sxgbe_dma_cfg *dma_cfg;
  	int clk_csr;
  	int pmt;
  	int force_sf_dma_mode;
  	int force_thresh_dma_mode;
  	int riwt_off;
  };
  
  #endif /* __SXGBE_PLATFORM_H__ */