Blame view
drivers/ata/ahci_da850.c
6.33 KB
8d7c56d08 treewide: Replace... |
1 |
// SPDX-License-Identifier: GPL-2.0-or-later |
ae8723f8a ata: add new-styl... |
2 3 |
/* * DaVinci DA850 AHCI SATA platform driver |
ae8723f8a ata: add new-styl... |
4 5 6 7 8 9 10 11 12 13 |
*/ #include <linux/kernel.h> #include <linux/module.h> #include <linux/pm.h> #include <linux/device.h> #include <linux/platform_device.h> #include <linux/libata.h> #include <linux/ahci_platform.h> #include "ahci.h" |
d3d557cf6 sata: ahci-da850:... |
14 15 |
#define DRV_NAME "ahci_da850" #define HARDRESET_RETRIES 5 |
018d5ef20 ata: ahci_platfor... |
16 |
|
ae8723f8a ata: add new-styl... |
17 18 19 20 21 22 23 24 25 |
/* SATA PHY Control Register offset from AHCI base */ #define SATA_P0PHYCR_REG 0x178 #define SATA_PHY_MPY(x) ((x) << 0) #define SATA_PHY_LOS(x) ((x) << 6) #define SATA_PHY_RXCDR(x) ((x) << 10) #define SATA_PHY_RXEQ(x) ((x) << 13) #define SATA_PHY_TXSWING(x) ((x) << 19) #define SATA_PHY_ENPLL(x) ((x) << 31) |
ae8723f8a ata: add new-styl... |
26 |
static void da850_sata_init(struct device *dev, void __iomem *pwrdn_reg, |
cdf0ead37 sata: ahci-da850:... |
27 |
void __iomem *ahci_base, u32 mpy) |
ae8723f8a ata: add new-styl... |
28 29 30 31 32 33 34 |
{ unsigned int val; /* Enable SATA clock receiver */ val = readl(pwrdn_reg); val &= ~BIT(0); writel(val, pwrdn_reg); |
cdf0ead37 sata: ahci-da850:... |
35 36 |
val = SATA_PHY_MPY(mpy) | SATA_PHY_LOS(1) | SATA_PHY_RXCDR(4) | SATA_PHY_RXEQ(1) | SATA_PHY_TXSWING(3) | SATA_PHY_ENPLL(1); |
ae8723f8a ata: add new-styl... |
37 38 39 |
writel(val, ahci_base + SATA_P0PHYCR_REG); } |
cdf0ead37 sata: ahci-da850:... |
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 |
static u32 ahci_da850_calculate_mpy(unsigned long refclk_rate) { u32 pll_output = 1500000000, needed; /* * We need to determine the value of the multiplier (MPY) bits. * In order to include the 12.5 multiplier we need to first divide * the refclk rate by ten. * * __div64_32() turned out to be unreliable, sometimes returning * false results. */ WARN((refclk_rate % 10) != 0, "refclk must be divisible by 10"); needed = pll_output / (refclk_rate / 10); /* * What we have now is (multiplier * 10). * * Let's determine the actual register value we need to write. */ switch (needed) { case 50: return 0x1; case 60: return 0x2; case 80: return 0x4; case 100: return 0x5; case 120: return 0x6; case 125: return 0x7; case 150: return 0x8; case 200: return 0x9; case 250: return 0xa; default: /* * We should have divided evenly - if not, return an invalid * value. */ return 0; } } |
f4d435f32 sata: ahci-da850:... |
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 |
static int ahci_da850_softreset(struct ata_link *link, unsigned int *class, unsigned long deadline) { int pmp, ret; pmp = sata_srst_pmp(link); /* * There's an issue with the SATA controller on da850 SoCs: if we * enable Port Multiplier support, but the drive is connected directly * to the board, it can't be detected. As a workaround: if PMP is * enabled, we first call ahci_do_softreset() and pass it the result of * sata_srst_pmp(). If this call fails, we retry with pmp = 0. */ ret = ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready); if (pmp && ret == -EBUSY) return ahci_do_softreset(link, class, 0, deadline, ahci_check_ready); return ret; } |
d3d557cf6 sata: ahci-da850:... |
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 |
static int ahci_da850_hardreset(struct ata_link *link, unsigned int *class, unsigned long deadline) { int ret, retry = HARDRESET_RETRIES; bool online; /* * In order to correctly service the LCD controller of the da850 SoC, * we increased the PLL0 frequency to 456MHz from the default 300MHz. * * This made the SATA controller unstable and the hardreset operation * does not always succeed the first time. Before really giving up to * bring up the link, retry the reset a couple times. */ do { ret = ahci_do_hardreset(link, class, deadline, &online); if (online) return ret; } while (retry--); return ret; } |
f4d435f32 sata: ahci-da850:... |
131 132 133 134 135 136 137 |
static struct ata_port_operations ahci_da850_port_ops = { .inherits = &ahci_platform_ops, .softreset = ahci_da850_softreset, /* * No need to override .pmp_softreset - it's only used for actual * PMP-enabled ports. */ |
d3d557cf6 sata: ahci-da850:... |
138 139 |
.hardreset = ahci_da850_hardreset, .pmp_hardreset = ahci_da850_hardreset, |
f4d435f32 sata: ahci-da850:... |
140 |
}; |
ae8723f8a ata: add new-styl... |
141 142 143 144 |
static const struct ata_port_info ahci_da850_port_info = { .flags = AHCI_FLAG_COMMON, .pio_mask = ATA_PIO4, .udma_mask = ATA_UDMA6, |
f4d435f32 sata: ahci-da850:... |
145 |
.port_ops = &ahci_da850_port_ops, |
ae8723f8a ata: add new-styl... |
146 |
}; |
018d5ef20 ata: ahci_platfor... |
147 148 149 |
static struct scsi_host_template ahci_platform_sht = { AHCI_SHT(DRV_NAME), }; |
ae8723f8a ata: add new-styl... |
150 151 152 153 |
static int ahci_da850_probe(struct platform_device *pdev) { struct device *dev = &pdev->dev; struct ahci_host_priv *hpriv; |
ae8723f8a ata: add new-styl... |
154 |
void __iomem *pwrdn_reg; |
cdf0ead37 sata: ahci-da850:... |
155 |
struct resource *res; |
82dbe1a68 sata: ahci-da850:... |
156 |
struct clk *clk; |
cdf0ead37 sata: ahci-da850:... |
157 |
u32 mpy; |
ae8723f8a ata: add new-styl... |
158 |
int rc; |
16af2d658 ata: add an extra... |
159 |
hpriv = ahci_platform_get_resources(pdev, 0); |
ae8723f8a ata: add new-styl... |
160 161 |
if (IS_ERR(hpriv)) return PTR_ERR(hpriv); |
82dbe1a68 sata: ahci-da850:... |
162 163 164 165 166 167 168 169 170 171 172 173 174 175 |
/* * Internally ahci_platform_get_resources() calls clk_get(dev, NULL) * when trying to obtain the functional clock. This SATA controller * uses two clocks for which we specify two connection ids. If we don't * have the functional clock at this point - call clk_get() again with * con_id = "fck". */ if (!hpriv->clks[0]) { clk = clk_get(dev, "fck"); if (IS_ERR(clk)) return PTR_ERR(clk); hpriv->clks[0] = clk; } |
cdf0ead37 sata: ahci-da850:... |
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 |
/* * The second clock used by ahci-da850 is the external REFCLK. If we * didn't get it from ahci_platform_get_resources(), let's try to * specify the con_id in clk_get(). */ if (!hpriv->clks[1]) { clk = clk_get(dev, "refclk"); if (IS_ERR(clk)) { dev_err(dev, "unable to obtain the reference clock"); return -ENODEV; } hpriv->clks[1] = clk; } mpy = ahci_da850_calculate_mpy(clk_get_rate(hpriv->clks[1])); if (mpy == 0) { dev_err(dev, "invalid REFCLK multiplier value: 0x%x", mpy); return -EINVAL; } |
ae8723f8a ata: add new-styl... |
196 197 198 199 200 |
rc = ahci_platform_enable_resources(hpriv); if (rc) return rc; res = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
c88c09498 sata: ahci-da850:... |
201 202 |
if (!res) { rc = -ENODEV; |
ae8723f8a ata: add new-styl... |
203 |
goto disable_resources; |
c88c09498 sata: ahci-da850:... |
204 |
} |
ae8723f8a ata: add new-styl... |
205 206 |
pwrdn_reg = devm_ioremap(dev, res->start, resource_size(res)); |
c88c09498 sata: ahci-da850:... |
207 208 |
if (!pwrdn_reg) { rc = -ENOMEM; |
ae8723f8a ata: add new-styl... |
209 |
goto disable_resources; |
c88c09498 sata: ahci-da850:... |
210 |
} |
ae8723f8a ata: add new-styl... |
211 |
|
cdf0ead37 sata: ahci-da850:... |
212 |
da850_sata_init(dev, pwrdn_reg, hpriv->mmio, mpy); |
ae8723f8a ata: add new-styl... |
213 |
|
018d5ef20 ata: ahci_platfor... |
214 215 |
rc = ahci_platform_init_host(pdev, hpriv, &ahci_da850_port_info, &ahci_platform_sht); |
ae8723f8a ata: add new-styl... |
216 217 218 219 220 221 222 223 224 225 226 |
if (rc) goto disable_resources; return 0; disable_resources: ahci_platform_disable_resources(hpriv); return rc; } static SIMPLE_DEV_PM_OPS(ahci_da850_pm_ops, ahci_platform_suspend, ahci_platform_resume); |
bf4ae3f07 sata: ahci-da850:... |
227 228 229 230 231 |
static const struct of_device_id ahci_da850_of_match[] = { { .compatible = "ti,da850-ahci", }, { }, }; MODULE_DEVICE_TABLE(of, ahci_da850_of_match); |
ae8723f8a ata: add new-styl... |
232 233 234 235 |
static struct platform_driver ahci_da850_driver = { .probe = ahci_da850_probe, .remove = ata_platform_remove_one, .driver = { |
018d5ef20 ata: ahci_platfor... |
236 |
.name = DRV_NAME, |
bf4ae3f07 sata: ahci-da850:... |
237 |
.of_match_table = ahci_da850_of_match, |
ae8723f8a ata: add new-styl... |
238 239 240 241 242 243 244 245 |
.pm = &ahci_da850_pm_ops, }, }; module_platform_driver(ahci_da850_driver); MODULE_DESCRIPTION("DaVinci DA850 AHCI SATA platform driver"); MODULE_AUTHOR("Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>"); MODULE_LICENSE("GPL"); |