Blame view

arch/arm/mm/proc-mohawk.S 11.5 KB
49cbe7863   Eric Miao   [ARM] pxa: add ba...
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
  /*
   *  linux/arch/arm/mm/proc-mohawk.S: MMU functions for Marvell PJ1 core
   *
   *  PJ1 (codename Mohawk) is a hybrid of the xscale3 and Marvell's own core.
   *
   *  Heavily based on proc-arm926.S and proc-xsc3.S
   *
   * This program is free software; you can redistribute it and/or modify
   * it under the terms of the GNU General Public License as published by
   * the Free Software Foundation; either version 2 of the License, or
   * (at your option) any later version.
   *
   * This program is distributed in the hope that it will be useful,
   * but WITHOUT ANY WARRANTY; without even the implied warranty of
   * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
   * GNU General Public License for more details.
   *
   * You should have received a copy of the GNU General Public License
   * along with this program; if not, write to the Free Software
   * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
   */
  
  #include <linux/linkage.h>
  #include <linux/init.h>
  #include <asm/assembler.h>
  #include <asm/hwcap.h>
  #include <asm/pgtable-hwdef.h>
  #include <asm/pgtable.h>
  #include <asm/page.h>
  #include <asm/ptrace.h>
  #include "proc-macros.S"
  
  /*
   * This is the maximum size of an area which will be flushed.  If the
   * area is larger than this, then we flush the whole cache.
   */
  #define CACHE_DLIMIT	32768
  
  /*
   * The cache line size of the L1 D cache.
   */
  #define CACHE_DLINESIZE	32
  
  /*
   * cpu_mohawk_proc_init()
   */
  ENTRY(cpu_mohawk_proc_init)
6ebbf2ce4   Russell King   ARM: convert all ...
48
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
49
50
51
52
53
  
  /*
   * cpu_mohawk_proc_fin()
   */
  ENTRY(cpu_mohawk_proc_fin)
49cbe7863   Eric Miao   [ARM] pxa: add ba...
54
55
56
57
  	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
  	bic	r0, r0, #0x1800			@ ...iz...........
  	bic	r0, r0, #0x0006			@ .............ca.
  	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
6ebbf2ce4   Russell King   ARM: convert all ...
58
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
59
60
61
62
63
64
65
66
67
68
69
70
71
  
  /*
   * cpu_mohawk_reset(loc)
   *
   * Perform a soft reset of the system.  Put the CPU into the
   * same state as it would be if it had been reset, and branch
   * to what would be the reset vector.
   *
   * loc: location to jump to for soft reset
   *
   * (same as arm926)
   */
  	.align	5
1a4baafa7   Will Deacon   ARM: proc-*.S: pl...
72
  	.pushsection	.idmap.text, "ax"
49cbe7863   Eric Miao   [ARM] pxa: add ba...
73
74
75
76
77
78
79
80
81
  ENTRY(cpu_mohawk_reset)
  	mov	ip, #0
  	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
  	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
  	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
  	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
  	bic	ip, ip, #0x0007			@ .............cam
  	bic	ip, ip, #0x1100			@ ...i...s........
  	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
6ebbf2ce4   Russell King   ARM: convert all ...
82
  	ret	r0
1a4baafa7   Will Deacon   ARM: proc-*.S: pl...
83
84
  ENDPROC(cpu_mohawk_reset)
  	.popsection
49cbe7863   Eric Miao   [ARM] pxa: add ba...
85
86
87
88
89
90
91
92
93
94
95
  
  /*
   * cpu_mohawk_do_idle()
   *
   * Called with IRQs disabled
   */
  	.align	5
  ENTRY(cpu_mohawk_do_idle)
  	mov	r0, #0
  	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer
  	mcr	p15, 0, r0, c7, c0, 4		@ wait for interrupt
6ebbf2ce4   Russell King   ARM: convert all ...
96
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
97
98
  
  /*
a39a32187   Dave Martin   ARM: mm: proc-moh...
99
100
101
102
103
104
105
   *	flush_icache_all()
   *
   *	Unconditionally clean and invalidate the entire icache.
   */
  ENTRY(mohawk_flush_icache_all)
  	mov	r0, #0
  	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
6ebbf2ce4   Russell King   ARM: convert all ...
106
  	ret	lr
a39a32187   Dave Martin   ARM: mm: proc-moh...
107
108
109
  ENDPROC(mohawk_flush_icache_all)
  
  /*
49cbe7863   Eric Miao   [ARM] pxa: add ba...
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
   *	flush_user_cache_all()
   *
   *	Clean and invalidate all cache entries in a particular
   *	address space.
   */
  ENTRY(mohawk_flush_user_cache_all)
  	/* FALLTHROUGH */
  
  /*
   *	flush_kern_cache_all()
   *
   *	Clean and invalidate the entire cache.
   */
  ENTRY(mohawk_flush_kern_cache_all)
  	mov	r2, #VM_EXEC
  	mov	ip, #0
  __flush_whole_cache:
  	mcr	p15, 0, ip, c7, c14, 0		@ clean & invalidate all D cache
  	tst	r2, #VM_EXEC
  	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache
  	mcrne	p15, 0, ip, c7, c10, 0		@ drain write buffer
6ebbf2ce4   Russell King   ARM: convert all ...
131
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
  
  /*
   *	flush_user_cache_range(start, end, flags)
   *
   *	Clean and invalidate a range of cache entries in the
   *	specified address range.
   *
   *	- start	- start address (inclusive)
   *	- end	- end address (exclusive)
   *	- flags	- vm_flags describing address space
   *
   * (same as arm926)
   */
  ENTRY(mohawk_flush_user_cache_range)
  	mov	ip, #0
  	sub	r3, r1, r0			@ calculate total size
  	cmp	r3, #CACHE_DLIMIT
  	bgt	__flush_whole_cache
  1:	tst	r2, #VM_EXEC
  	mcr	p15, 0, r0, c7, c14, 1		@ clean and invalidate D entry
  	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate I entry
  	add	r0, r0, #CACHE_DLINESIZE
  	mcr	p15, 0, r0, c7, c14, 1		@ clean and invalidate D entry
  	mcrne	p15, 0, r0, c7, c5, 1		@ invalidate I entry
  	add	r0, r0, #CACHE_DLINESIZE
  	cmp	r0, r1
  	blo	1b
  	tst	r2, #VM_EXEC
  	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
161
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
  
  /*
   *	coherent_kern_range(start, end)
   *
   *	Ensure coherency between the Icache and the Dcache in the
   *	region described by start, end.  If you have non-snooping
   *	Harvard caches, you need to implement this function.
   *
   *	- start	- virtual start address
   *	- end	- virtual end address
   */
  ENTRY(mohawk_coherent_kern_range)
  	/* FALLTHROUGH */
  
  /*
   *	coherent_user_range(start, end)
   *
   *	Ensure coherency between the Icache and the Dcache in the
   *	region described by start, end.  If you have non-snooping
   *	Harvard caches, you need to implement this function.
   *
   *	- start	- virtual start address
   *	- end	- virtual end address
   *
   * (same as arm926)
   */
  ENTRY(mohawk_coherent_user_range)
  	bic	r0, r0, #CACHE_DLINESIZE - 1
  1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
  	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry
  	add	r0, r0, #CACHE_DLINESIZE
  	cmp	r0, r1
  	blo	1b
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
c5102f593   Will Deacon   ARM: 7408/1: cach...
196
  	mov	r0, #0
6ebbf2ce4   Russell King   ARM: convert all ...
197
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
198
199
  
  /*
2c9b9c849   Russell King   ARM: add size arg...
200
   *	flush_kern_dcache_area(void *addr, size_t size)
49cbe7863   Eric Miao   [ARM] pxa: add ba...
201
202
203
204
   *
   *	Ensure no D cache aliasing occurs, either with itself or
   *	the I cache
   *
2c9b9c849   Russell King   ARM: add size arg...
205
206
   *	- addr	- kernel address
   *	- size	- region size
49cbe7863   Eric Miao   [ARM] pxa: add ba...
207
   */
2c9b9c849   Russell King   ARM: add size arg...
208
209
  ENTRY(mohawk_flush_kern_dcache_area)
  	add	r1, r0, r1
49cbe7863   Eric Miao   [ARM] pxa: add ba...
210
211
212
213
214
215
216
  1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
  	add	r0, r0, #CACHE_DLINESIZE
  	cmp	r0, r1
  	blo	1b
  	mov	r0, #0
  	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
217
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
218
219
220
221
222
223
224
225
226
227
228
229
230
231
  
  /*
   *	dma_inv_range(start, end)
   *
   *	Invalidate (discard) the specified virtual address range.
   *	May not write back any entries.  If 'start' or 'end'
   *	are not cache line aligned, those lines must be written
   *	back.
   *
   *	- start	- virtual start address
   *	- end	- virtual end address
   *
   * (same as v4wb)
   */
702b94bff   Russell King   ARM: dma-mapping:...
232
  mohawk_dma_inv_range:
49cbe7863   Eric Miao   [ARM] pxa: add ba...
233
234
235
236
237
238
239
240
241
242
  	tst	r0, #CACHE_DLINESIZE - 1
  	mcrne	p15, 0, r0, c7, c10, 1		@ clean D entry
  	tst	r1, #CACHE_DLINESIZE - 1
  	mcrne	p15, 0, r1, c7, c10, 1		@ clean D entry
  	bic	r0, r0, #CACHE_DLINESIZE - 1
  1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry
  	add	r0, r0, #CACHE_DLINESIZE
  	cmp	r0, r1
  	blo	1b
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
243
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
244
245
246
247
248
249
250
251
252
253
254
  
  /*
   *	dma_clean_range(start, end)
   *
   *	Clean the specified virtual address range.
   *
   *	- start	- virtual start address
   *	- end	- virtual end address
   *
   * (same as v4wb)
   */
702b94bff   Russell King   ARM: dma-mapping:...
255
  mohawk_dma_clean_range:
49cbe7863   Eric Miao   [ARM] pxa: add ba...
256
257
258
259
260
261
  	bic	r0, r0, #CACHE_DLINESIZE - 1
  1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
  	add	r0, r0, #CACHE_DLINESIZE
  	cmp	r0, r1
  	blo	1b
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
262
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
  
  /*
   *	dma_flush_range(start, end)
   *
   *	Clean and invalidate the specified virtual address range.
   *
   *	- start	- virtual start address
   *	- end	- virtual end address
   */
  ENTRY(mohawk_dma_flush_range)
  	bic	r0, r0, #CACHE_DLINESIZE - 1
  1:
  	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry
  	add	r0, r0, #CACHE_DLINESIZE
  	cmp	r0, r1
  	blo	1b
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
280
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
281

a9c9147eb   Russell King   ARM: dma-mapping:...
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
  /*
   *	dma_map_area(start, size, dir)
   *	- start	- kernel virtual start address
   *	- size	- size of region
   *	- dir	- DMA direction
   */
  ENTRY(mohawk_dma_map_area)
  	add	r1, r1, r0
  	cmp	r2, #DMA_TO_DEVICE
  	beq	mohawk_dma_clean_range
  	bcs	mohawk_dma_inv_range
  	b	mohawk_dma_flush_range
  ENDPROC(mohawk_dma_map_area)
  
  /*
   *	dma_unmap_area(start, size, dir)
   *	- start	- kernel virtual start address
   *	- size	- size of region
   *	- dir	- DMA direction
   */
  ENTRY(mohawk_dma_unmap_area)
6ebbf2ce4   Russell King   ARM: convert all ...
303
  	ret	lr
a9c9147eb   Russell King   ARM: dma-mapping:...
304
  ENDPROC(mohawk_dma_unmap_area)
031bd879f   Lorenzo Pieralisi   ARM: mm: implemen...
305
306
  	.globl	mohawk_flush_kern_cache_louis
  	.equ	mohawk_flush_kern_cache_louis, mohawk_flush_kern_cache_all
a39a32187   Dave Martin   ARM: mm: proc-moh...
307
308
  	@ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  	define_cache_functions mohawk
49cbe7863   Eric Miao   [ARM] pxa: add ba...
309
310
311
312
313
314
315
  
  ENTRY(cpu_mohawk_dcache_clean_area)
  1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
  	add	r0, r0, #CACHE_DLINESIZE
  	subs	r1, r1, #CACHE_DLINESIZE
  	bhi	1b
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
316
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
  
  /*
   * cpu_mohawk_switch_mm(pgd)
   *
   * Set the translation base pointer to be as described by pgd.
   *
   * pgd: new page tables
   */
  	.align	5
  ENTRY(cpu_mohawk_switch_mm)
  	mov	ip, #0
  	mcr	p15, 0, ip, c7, c14, 0		@ clean & invalidate all D cache
  	mcr	p15, 0, ip, c7, c5, 0		@ invalidate I cache
  	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
  	orr	r0, r0, #0x18			@ cache the page table in L2
  	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
  	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
6ebbf2ce4   Russell King   ARM: convert all ...
334
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
335
336
337
338
339
340
341
342
  
  /*
   * cpu_mohawk_set_pte_ext(ptep, pte, ext)
   *
   * Set a PTE and flush it out
   */
  	.align	5
  ENTRY(cpu_mohawk_set_pte_ext)
0f67b8760   Arnd Bergmann   ARM: mohawk: allo...
343
  #ifdef CONFIG_MMU
49cbe7863   Eric Miao   [ARM] pxa: add ba...
344
345
346
347
  	armv3_set_pte_ext
  	mov	r0, r0
  	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
  	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
6ebbf2ce4   Russell King   ARM: convert all ...
348
  	ret	lr
0f67b8760   Arnd Bergmann   ARM: mohawk: allo...
349
  #endif
49cbe7863   Eric Miao   [ARM] pxa: add ba...
350

3f5d08195   Chao Xie   ARM: mm: proc-moh...
351
352
  .globl	cpu_mohawk_suspend_size
  .equ	cpu_mohawk_suspend_size, 4 * 6
b6c7aabd9   Russell King   ARM: Do 15e0d9e37...
353
  #ifdef CONFIG_ARM_CPU_SUSPEND
3f5d08195   Chao Xie   ARM: mm: proc-moh...
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
  ENTRY(cpu_mohawk_do_suspend)
  	stmfd	sp!, {r4 - r9, lr}
  	mrc	p14, 0, r4, c6, c0, 0	@ clock configuration, for turbo mode
  	mrc	p15, 0, r5, c15, c1, 0	@ CP access reg
  	mrc	p15, 0, r6, c13, c0, 0	@ PID
  	mrc 	p15, 0, r7, c3, c0, 0	@ domain ID
  	mrc	p15, 0, r8, c1, c0, 1	@ auxiliary control reg
  	mrc 	p15, 0, r9, c1, c0, 0	@ control reg
  	bic	r4, r4, #2		@ clear frequency change bit
  	stmia	r0, {r4 - r9}		@ store cp regs
  	ldmia	sp!, {r4 - r9, pc}
  ENDPROC(cpu_mohawk_do_suspend)
  
  ENTRY(cpu_mohawk_do_resume)
  	ldmia	r0, {r4 - r9}		@ load cp regs
  	mov	ip, #0
  	mcr	p15, 0, ip, c7, c7, 0	@ invalidate I & D caches, BTB
  	mcr	p15, 0, ip, c7, c10, 4	@ drain write (&fill) buffer
  	mcr	p15, 0, ip, c7, c5, 4	@ flush prefetch buffer
  	mcr	p15, 0, ip, c8, c7, 0	@ invalidate I & D TLBs
  	mcr	p14, 0, r4, c6, c0, 0	@ clock configuration, turbo mode.
  	mcr	p15, 0, r5, c15, c1, 0	@ CP access reg
  	mcr	p15, 0, r6, c13, c0, 0	@ PID
  	mcr	p15, 0, r7, c3, c0, 0	@ domain ID
  	orr	r1, r1, #0x18		@ cache the page table in L2
  	mcr	p15, 0, r1, c2, c0, 0	@ translation table base addr
  	mcr	p15, 0, r8, c1, c0, 1	@ auxiliary control reg
  	mov	r0, r9			@ control register
  	b	cpu_resume_mmu
  ENDPROC(cpu_mohawk_do_resume)
  #endif
49cbe7863   Eric Miao   [ARM] pxa: add ba...
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
  	.type	__mohawk_setup, #function
  __mohawk_setup:
  	mov	r0, #0
  	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches
  	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer
  	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs
  	orr	r4, r4, #0x18			@ cache the page table in L2
  	mcr	p15, 0, r4, c2, c0, 0		@ load page table pointer
  
  	mov	r0, #0				@ don't allow CP access
  	mcr	p15, 0, r0, c15, c1, 0		@ write CP access register
  
  	adr	r5, mohawk_crval
  	ldmia	r5, {r5, r6}
  	mrc	p15, 0, r0, c1, c0		@ get control register
  	bic	r0, r0, r5
  	orr	r0, r0, r6
6ebbf2ce4   Russell King   ARM: convert all ...
402
  	ret	lr
49cbe7863   Eric Miao   [ARM] pxa: add ba...
403
404
405
406
407
408
409
410
411
412
413
414
415
416
  
  	.size	__mohawk_setup, . - __mohawk_setup
  
  	/*
  	 *  R
  	 * .RVI ZFRS BLDP WCAM
  	 * .011 1001 ..00 0101
  	 *
  	 */
  	.type	mohawk_crval, #object
  mohawk_crval:
  	crval	clear=0x00007f3f, mmuset=0x00003905, ucset=0x00001134
  
  	__INITDATA
a39a32187   Dave Martin   ARM: mm: proc-moh...
417
418
  	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  	define_processor_functions mohawk, dabort=v5t_early_abort, pabort=legacy_pabort
49cbe7863   Eric Miao   [ARM] pxa: add ba...
419
420
  
  	.section ".rodata"
a39a32187   Dave Martin   ARM: mm: proc-moh...
421
422
423
  	string	cpu_arch_name, "armv5te"
  	string	cpu_elf_name, "v5"
  	string	cpu_mohawk_name, "Marvell 88SV331x"
49cbe7863   Eric Miao   [ARM] pxa: add ba...
424
425
  
  	.align
bf35706f3   Ard Biesheuvel   ARM: 8314/1: repl...
426
  	.section ".proc.info.init", #alloc
49cbe7863   Eric Miao   [ARM] pxa: add ba...
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
  
  	.type	__88sv331x_proc_info,#object
  __88sv331x_proc_info:
  	.long	0x56158000			@ Marvell 88SV331x (MOHAWK)
  	.long	0xfffff000
  	.long   PMD_TYPE_SECT | \
  		PMD_SECT_BUFFERABLE | \
  		PMD_SECT_CACHEABLE | \
  		PMD_BIT4 | \
  		PMD_SECT_AP_WRITE | \
  		PMD_SECT_AP_READ
  	.long   PMD_TYPE_SECT | \
  		PMD_BIT4 | \
  		PMD_SECT_AP_WRITE | \
  		PMD_SECT_AP_READ
bf35706f3   Ard Biesheuvel   ARM: 8314/1: repl...
442
  	initfn	__mohawk_setup, __88sv331x_proc_info
49cbe7863   Eric Miao   [ARM] pxa: add ba...
443
444
445
446
447
448
449
450
451
  	.long	cpu_arch_name
  	.long	cpu_elf_name
  	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  	.long	cpu_mohawk_name
  	.long	mohawk_processor_functions
  	.long	v4wbi_tlb_fns
  	.long	v4wb_user_fns
  	.long	mohawk_cache_fns
  	.size	__88sv331x_proc_info, . - __88sv331x_proc_info