Blame view
include/SA-1100.h
122 KB
3b58acd4a Initial revision |
1 |
/* |
53677ef18 Big white-space c... |
2 |
* FILE SA-1100.h |
3b58acd4a Initial revision |
3 |
* |
53677ef18 Big white-space c... |
4 5 6 7 8 |
* Version 1.2 * Author Copyright (c) Marc A. Viredaz, 1998 * DEC Western Research Laboratory, Palo Alto, CA * Date January 1998 (April 1997) * System StrongARM SA-1100 |
3b58acd4a Initial revision |
9 |
* Language C or ARM Assembly |
53677ef18 Big white-space c... |
10 11 12 13 |
* Purpose Definition of constants related to the StrongARM * SA-1100 microprocessor (Advanced RISC Machine (ARM) * architecture version 4). This file is based on the * StrongARM SA-1100 data sheet version 2.2. |
3b58acd4a Initial revision |
14 |
* |
53677ef18 Big white-space c... |
15 16 17 |
* Language-specific definitions are selected by the * macro "LANGUAGE", which should be defined as either * "C" (default) or "Assembly". |
3b58acd4a Initial revision |
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 |
*/ #ifndef LANGUAGE # ifdef __ASSEMBLY__ # define LANGUAGE Assembly # else # define LANGUAGE C # endif #endif #ifndef io_p2v #define io_p2v(PhAdd) (PhAdd) #endif #include <asm/arch-sa1100/bitfield.h> |
53677ef18 Big white-space c... |
34 |
#define C 0 |
3b58acd4a Initial revision |
35 36 37 38 |
#define Assembly 1 #if LANGUAGE == C |
53677ef18 Big white-space c... |
39 40 41 42 43 44 |
typedef unsigned short Word16 ; typedef unsigned int Word32 ; typedef Word32 Word ; typedef Word Quad [4] ; typedef void *Address ; typedef void (*ExcpHndlr) (void) ; |
3b58acd4a Initial revision |
45 46 47 48 49 50 |
#endif /* LANGUAGE == C */ /* * Memory */ |
53677ef18 Big white-space c... |
51 |
#define MemBnkSp 0x08000000 /* Memory Bank Space [byte] */ |
3b58acd4a Initial revision |
52 53 |
#define StMemBnkSp MemBnkSp /* Static Memory Bank Space [byte] */ |
53677ef18 Big white-space c... |
54 55 56 57 58 59 60 61 62 63 64 65 66 67 |
#define StMemBnk0Sp StMemBnkSp /* Static Memory Bank 0 Space */ /* [byte] */ #define StMemBnk1Sp StMemBnkSp /* Static Memory Bank 1 Space */ /* [byte] */ #define StMemBnk2Sp StMemBnkSp /* Static Memory Bank 2 Space */ /* [byte] */ #define StMemBnk3Sp StMemBnkSp /* Static Memory Bank 3 Space */ /* [byte] */ #define DRAMBnkSp MemBnkSp /* DRAM Bank Space [byte] */ #define DRAMBnk0Sp DRAMBnkSp /* DRAM Bank 0 Space [byte] */ #define DRAMBnk1Sp DRAMBnkSp /* DRAM Bank 1 Space [byte] */ #define DRAMBnk2Sp DRAMBnkSp /* DRAM Bank 2 Space [byte] */ #define DRAMBnk3Sp DRAMBnkSp /* DRAM Bank 3 Space [byte] */ |
3b58acd4a Initial revision |
68 69 |
#define ZeroMemSp MemBnkSp /* Zero Memory bank Space [byte] */ |
53677ef18 Big white-space c... |
70 |
#define _StMemBnk(Nb) /* Static Memory Bank [0..3] */ \ |
8bde7f776 * Code cleanup: |
71 |
(0x00000000 + (Nb)*StMemBnkSp) |
53677ef18 Big white-space c... |
72 73 74 75 |
#define _StMemBnk0 _StMemBnk (0) /* Static Memory Bank 0 */ #define _StMemBnk1 _StMemBnk (1) /* Static Memory Bank 1 */ #define _StMemBnk2 _StMemBnk (2) /* Static Memory Bank 2 */ #define _StMemBnk3 _StMemBnk (3) /* Static Memory Bank 3 */ |
3b58acd4a Initial revision |
76 77 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
78 79 |
typedef Quad StMemBnkType [StMemBnkSp/sizeof (Quad)] ; #define StMemBnk /* Static Memory Bank [0..3] */ \ |
8bde7f776 * Code cleanup: |
80 |
((StMemBnkType *) io_p2v (_StMemBnk (0))) |
53677ef18 Big white-space c... |
81 82 83 84 |
#define StMemBnk0 (StMemBnk [0]) /* Static Memory Bank 0 */ #define StMemBnk1 (StMemBnk [1]) /* Static Memory Bank 1 */ #define StMemBnk2 (StMemBnk [2]) /* Static Memory Bank 2 */ #define StMemBnk3 (StMemBnk [3]) /* Static Memory Bank 3 */ |
3b58acd4a Initial revision |
85 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
86 |
#define _DRAMBnk(Nb) /* DRAM Bank [0..3] */ \ |
8bde7f776 * Code cleanup: |
87 |
(0xC0000000 + (Nb)*DRAMBnkSp) |
53677ef18 Big white-space c... |
88 89 90 91 |
#define _DRAMBnk0 _DRAMBnk (0) /* DRAM Bank 0 */ #define _DRAMBnk1 _DRAMBnk (1) /* DRAM Bank 1 */ #define _DRAMBnk2 _DRAMBnk (2) /* DRAM Bank 2 */ #define _DRAMBnk3 _DRAMBnk (3) /* DRAM Bank 3 */ |
3b58acd4a Initial revision |
92 93 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
94 95 |
typedef Quad DRAMBnkType [DRAMBnkSp/sizeof (Quad)] ; #define DRAMBnk /* DRAM Bank [0..3] */ \ |
8bde7f776 * Code cleanup: |
96 |
((DRAMBnkType *) io_p2v (_DRAMBnk (0))) |
53677ef18 Big white-space c... |
97 98 99 100 |
#define DRAMBnk0 (DRAMBnk [0]) /* DRAM Bank 0 */ #define DRAMBnk1 (DRAMBnk [1]) /* DRAM Bank 1 */ #define DRAMBnk2 (DRAMBnk [2]) /* DRAM Bank 2 */ #define DRAMBnk3 (DRAMBnk [3]) /* DRAM Bank 3 */ |
3b58acd4a Initial revision |
101 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
102 |
#define _ZeroMem 0xE0000000 /* Zero Memory bank */ |
3b58acd4a Initial revision |
103 104 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
105 106 |
typedef Quad ZeroMemType [ZeroMemSp/sizeof (Quad)] ; #define ZeroMem /* Zero Memory bank */ \ |
8bde7f776 * Code cleanup: |
107 |
(*((ZeroMemType *) io_p2v (_ZeroMem))) |
3b58acd4a Initial revision |
108 109 110 111 112 113 114 115 |
#endif /* LANGUAGE == C */ /* * Personal Computer Memory Card International Association (PCMCIA) sockets */ #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */ |
53677ef18 Big white-space c... |
116 117 |
#define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */ #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */ |
3b58acd4a Initial revision |
118 |
#define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */ |
53677ef18 Big white-space c... |
119 |
#define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */ |
3b58acd4a Initial revision |
120 |
|
53677ef18 Big white-space c... |
121 122 |
#define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */ #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */ |
3b58acd4a Initial revision |
123 124 |
#define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */ #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */ |
53677ef18 Big white-space c... |
125 126 |
#define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */ #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */ |
3b58acd4a Initial revision |
127 128 |
#define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */ #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */ |
53677ef18 Big white-space c... |
129 |
#define _PCMCIA(Nb) /* PCMCIA [0..1] */ \ |
8bde7f776 * Code cleanup: |
130 |
(0x20000000 + (Nb)*PCMCIASp) |
53677ef18 Big white-space c... |
131 132 |
#define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */ #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \ |
8bde7f776 * Code cleanup: |
133 |
(_PCMCIA (Nb) + 2*PCMCIAPrtSp) |
53677ef18 Big white-space c... |
134 |
#define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \ |
8bde7f776 * Code cleanup: |
135 |
(_PCMCIA (Nb) + 3*PCMCIAPrtSp) |
3b58acd4a Initial revision |
136 |
|
53677ef18 Big white-space c... |
137 138 139 140 |
#define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */ #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */ #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */ #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */ |
3b58acd4a Initial revision |
141 |
|
53677ef18 Big white-space c... |
142 143 144 145 |
#define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */ #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */ #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */ #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */ |
3b58acd4a Initial revision |
146 147 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
148 |
typedef Quad PCMCIAPrtType [PCMCIAPrtSp/sizeof (Quad)] ; |
3b58acd4a Initial revision |
149 |
typedef PCMCIAPrtType PCMCIAType [PCMCIASp/PCMCIAPrtSp] ; |
53677ef18 Big white-space c... |
150 |
#define PCMCIA0 /* PCMCIA 0 */ \ |
8bde7f776 * Code cleanup: |
151 |
(*((PCMCIAType *) io_p2v (_PCMCIA0))) |
53677ef18 Big white-space c... |
152 |
#define PCMCIA0IO /* PCMCIA 0 I/O */ \ |
8bde7f776 * Code cleanup: |
153 |
(*((PCMCIAPrtType *) io_p2v (_PCMCIA0IO))) |
53677ef18 Big white-space c... |
154 |
#define PCMCIA0Attr /* PCMCIA 0 Attribute */ \ |
8bde7f776 * Code cleanup: |
155 |
(*((PCMCIAPrtType *) io_p2v (_PCMCIA0Attr))) |
53677ef18 Big white-space c... |
156 |
#define PCMCIA0Mem /* PCMCIA 0 Memory */ \ |
8bde7f776 * Code cleanup: |
157 |
(*((PCMCIAPrtType *) io_p2v (_PCMCIA0Mem))) |
3b58acd4a Initial revision |
158 |
|
53677ef18 Big white-space c... |
159 |
#define PCMCIA1 /* PCMCIA 1 */ \ |
8bde7f776 * Code cleanup: |
160 |
(*((PCMCIAType *) io_p2v (_PCMCIA1))) |
53677ef18 Big white-space c... |
161 |
#define PCMCIA1IO /* PCMCIA 1 I/O */ \ |
8bde7f776 * Code cleanup: |
162 |
(*((PCMCIAPrtType *) io_p2v (_PCMCIA1IO))) |
53677ef18 Big white-space c... |
163 |
#define PCMCIA1Attr /* PCMCIA 1 Attribute */ \ |
8bde7f776 * Code cleanup: |
164 |
(*((PCMCIAPrtType *) io_p2v (_PCMCIA1Attr))) |
53677ef18 Big white-space c... |
165 |
#define PCMCIA1Mem /* PCMCIA 1 Memory */ \ |
8bde7f776 * Code cleanup: |
166 |
(*((PCMCIAPrtType *) io_p2v (_PCMCIA1Mem))) |
3b58acd4a Initial revision |
167 168 169 170 171 172 173 174 |
#endif /* LANGUAGE == C */ /* * Universal Serial Bus (USB) Device Controller (UDC) control registers * * Registers |
53677ef18 Big white-space c... |
175 176 177 178 |
* Ser0UDCCR Serial port 0 Universal Serial Bus (USB) Device * Controller (UDC) Control Register (read/write). * Ser0UDCAR Serial port 0 Universal Serial Bus (USB) Device * Controller (UDC) Address Register (read/write). |
3b58acd4a Initial revision |
179 |
* Ser0UDCOMP Serial port 0 Universal Serial Bus (USB) Device |
53677ef18 Big white-space c... |
180 181 |
* Controller (UDC) Output Maximum Packet size register * (read/write). |
3b58acd4a Initial revision |
182 |
* Ser0UDCIMP Serial port 0 Universal Serial Bus (USB) Device |
53677ef18 Big white-space c... |
183 184 |
* Controller (UDC) Input Maximum Packet size register * (read/write). |
3b58acd4a Initial revision |
185 |
* Ser0UDCCS0 Serial port 0 Universal Serial Bus (USB) Device |
53677ef18 Big white-space c... |
186 187 |
* Controller (UDC) Control/Status register end-point 0 * (read/write). |
3b58acd4a Initial revision |
188 |
* Ser0UDCCS1 Serial port 0 Universal Serial Bus (USB) Device |
53677ef18 Big white-space c... |
189 190 |
* Controller (UDC) Control/Status register end-point 1 * (output, read/write). |
3b58acd4a Initial revision |
191 |
* Ser0UDCCS2 Serial port 0 Universal Serial Bus (USB) Device |
53677ef18 Big white-space c... |
192 193 194 195 196 197 198 199 200 201 202 203 |
* Controller (UDC) Control/Status register end-point 2 * (input, read/write). * Ser0UDCD0 Serial port 0 Universal Serial Bus (USB) Device * Controller (UDC) Data register end-point 0 * (read/write). * Ser0UDCWC Serial port 0 Universal Serial Bus (USB) Device * Controller (UDC) Write Count register end-point 0 * (read). * Ser0UDCDR Serial port 0 Universal Serial Bus (USB) Device * Controller (UDC) Data Register (read/write). * Ser0UDCSR Serial port 0 Universal Serial Bus (USB) Device * Controller (UDC) Status Register (read/write). |
3b58acd4a Initial revision |
204 205 206 207 208 |
*/ #define _Ser0UDCCR 0x80000000 /* Ser. port 0 UDC Control Reg. */ #define _Ser0UDCAR 0x80000004 /* Ser. port 0 UDC Address Reg. */ #define _Ser0UDCOMP 0x80000008 /* Ser. port 0 UDC Output Maximum */ |
53677ef18 Big white-space c... |
209 |
/* Packet size reg. */ |
3b58acd4a Initial revision |
210 |
#define _Ser0UDCIMP 0x8000000C /* Ser. port 0 UDC Input Maximum */ |
53677ef18 Big white-space c... |
211 |
/* Packet size reg. */ |
3b58acd4a Initial revision |
212 |
#define _Ser0UDCCS0 0x80000010 /* Ser. port 0 UDC Control/Status */ |
53677ef18 Big white-space c... |
213 |
/* reg. end-point 0 */ |
3b58acd4a Initial revision |
214 |
#define _Ser0UDCCS1 0x80000014 /* Ser. port 0 UDC Control/Status */ |
53677ef18 Big white-space c... |
215 |
/* reg. end-point 1 (output) */ |
3b58acd4a Initial revision |
216 |
#define _Ser0UDCCS2 0x80000018 /* Ser. port 0 UDC Control/Status */ |
53677ef18 Big white-space c... |
217 218 219 220 221 222 223 |
/* reg. end-point 2 (input) */ #define _Ser0UDCD0 0x8000001C /* Ser. port 0 UDC Data reg. */ /* end-point 0 */ #define _Ser0UDCWC 0x80000020 /* Ser. port 0 UDC Write Count */ /* reg. end-point 0 */ #define _Ser0UDCDR 0x80000028 /* Ser. port 0 UDC Data Reg. */ #define _Ser0UDCSR 0x80000030 /* Ser. port 0 UDC Status Reg. */ |
3b58acd4a Initial revision |
224 225 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
226 |
#define Ser0UDCCR /* Ser. port 0 UDC Control Reg. */ \ |
8bde7f776 * Code cleanup: |
227 |
(*((volatile Word *) io_p2v (_Ser0UDCCR))) |
53677ef18 Big white-space c... |
228 |
#define Ser0UDCAR /* Ser. port 0 UDC Address Reg. */ \ |
8bde7f776 * Code cleanup: |
229 |
(*((volatile Word *) io_p2v (_Ser0UDCAR))) |
53677ef18 Big white-space c... |
230 231 |
#define Ser0UDCOMP /* Ser. port 0 UDC Output Maximum */ \ /* Packet size reg. */ \ |
8bde7f776 * Code cleanup: |
232 |
(*((volatile Word *) io_p2v (_Ser0UDCOMP))) |
53677ef18 Big white-space c... |
233 234 |
#define Ser0UDCIMP /* Ser. port 0 UDC Input Maximum */ \ /* Packet size reg. */ \ |
8bde7f776 * Code cleanup: |
235 |
(*((volatile Word *) io_p2v (_Ser0UDCIMP))) |
53677ef18 Big white-space c... |
236 237 |
#define Ser0UDCCS0 /* Ser. port 0 UDC Control/Status */ \ /* reg. end-point 0 */ \ |
8bde7f776 * Code cleanup: |
238 |
(*((volatile Word *) io_p2v (_Ser0UDCCS0))) |
53677ef18 Big white-space c... |
239 240 |
#define Ser0UDCCS1 /* Ser. port 0 UDC Control/Status */ \ /* reg. end-point 1 (output) */ \ |
8bde7f776 * Code cleanup: |
241 |
(*((volatile Word *) io_p2v (_Ser0UDCCS1))) |
53677ef18 Big white-space c... |
242 243 |
#define Ser0UDCCS2 /* Ser. port 0 UDC Control/Status */ \ /* reg. end-point 2 (input) */ \ |
8bde7f776 * Code cleanup: |
244 |
(*((volatile Word *) io_p2v (_Ser0UDCCS2))) |
53677ef18 Big white-space c... |
245 246 |
#define Ser0UDCD0 /* Ser. port 0 UDC Data reg. */ \ /* end-point 0 */ \ |
8bde7f776 * Code cleanup: |
247 |
(*((volatile Word *) io_p2v (_Ser0UDCD0))) |
53677ef18 Big white-space c... |
248 249 |
#define Ser0UDCWC /* Ser. port 0 UDC Write Count */ \ /* reg. end-point 0 */ \ |
8bde7f776 * Code cleanup: |
250 |
(*((volatile Word *) io_p2v (_Ser0UDCWC))) |
53677ef18 Big white-space c... |
251 |
#define Ser0UDCDR /* Ser. port 0 UDC Data Reg. */ \ |
8bde7f776 * Code cleanup: |
252 |
(*((volatile Word *) io_p2v (_Ser0UDCDR))) |
53677ef18 Big white-space c... |
253 |
#define Ser0UDCSR /* Ser. port 0 UDC Status Reg. */ \ |
8bde7f776 * Code cleanup: |
254 |
(*((volatile Word *) io_p2v (_Ser0UDCSR))) |
3b58acd4a Initial revision |
255 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
256 257 |
#define UDCCR_UDD 0x00000001 /* UDC Disable */ #define UDCCR_UDA 0x00000002 /* UDC Active (read) */ |
3b58acd4a Initial revision |
258 |
#define UDCCR_RESIM 0x00000004 /* Resume Interrupt Mask, per errata */ |
53677ef18 Big white-space c... |
259 260 261 262 263 264 |
#define UDCCR_EIM 0x00000008 /* End-point 0 Interrupt Mask */ /* (disable) */ #define UDCCR_RIM 0x00000010 /* Receive Interrupt Mask */ /* (disable) */ #define UDCCR_TIM 0x00000020 /* Transmit Interrupt Mask */ /* (disable) */ |
3b58acd4a Initial revision |
265 |
#define UDCCR_SRM 0x00000040 /* Suspend/Resume interrupt Mask */ |
53677ef18 Big white-space c... |
266 |
/* (disable) */ |
3b58acd4a Initial revision |
267 268 |
#define UDCCR_SUSIM UDCCR_SRM /* Per errata, SRM just masks suspend */ #define UDCCR_REM 0x00000080 /* REset interrupt Mask (disable) */ |
53677ef18 Big white-space c... |
269 |
#define UDCAR_ADD Fld (7, 0) /* function ADDress */ |
3b58acd4a Initial revision |
270 271 |
#define UDCOMP_OUTMAXP Fld (8, 0) /* OUTput MAXimum Packet size - 1 */ |
53677ef18 Big white-space c... |
272 273 274 |
/* [byte] */ #define UDCOMP_OutMaxPkt(Size) /* Output Maximum Packet size */ \ /* [1..256 byte] */ \ |
8bde7f776 * Code cleanup: |
275 |
(((Size) - 1) << FShft (UDCOMP_OUTMAXP)) |
3b58acd4a Initial revision |
276 277 |
#define UDCIMP_INMAXP Fld (8, 0) /* INput MAXimum Packet size - 1 */ |
53677ef18 Big white-space c... |
278 279 280 |
/* [byte] */ #define UDCIMP_InMaxPkt(Size) /* Input Maximum Packet size */ \ /* [1..256 byte] */ \ |
8bde7f776 * Code cleanup: |
281 |
(((Size) - 1) << FShft (UDCIMP_INMAXP)) |
3b58acd4a Initial revision |
282 |
|
53677ef18 Big white-space c... |
283 284 285 286 287 288 |
#define UDCCS0_OPR 0x00000001 /* Output Packet Ready (read) */ #define UDCCS0_IPR 0x00000002 /* Input Packet Ready */ #define UDCCS0_SST 0x00000004 /* Sent STall */ #define UDCCS0_FST 0x00000008 /* Force STall */ #define UDCCS0_DE 0x00000010 /* Data End */ #define UDCCS0_SE 0x00000020 /* Setup End (read) */ |
3b58acd4a Initial revision |
289 |
#define UDCCS0_SO 0x00000040 /* Serviced Output packet ready */ |
53677ef18 Big white-space c... |
290 291 |
/* (write) */ #define UDCCS0_SSE 0x00000080 /* Serviced Setup End (write) */ |
3b58acd4a Initial revision |
292 293 |
#define UDCCS1_RFS 0x00000001 /* Receive FIFO 12-bytes or more */ |
53677ef18 Big white-space c... |
294 295 296 297 298 |
/* Service request (read) */ #define UDCCS1_RPC 0x00000002 /* Receive Packet Complete */ #define UDCCS1_RPE 0x00000004 /* Receive Packet Error (read) */ #define UDCCS1_SST 0x00000008 /* Sent STall */ #define UDCCS1_FST 0x00000010 /* Force STall */ |
3b58acd4a Initial revision |
299 300 301 |
#define UDCCS1_RNE 0x00000020 /* Receive FIFO Not Empty (read) */ #define UDCCS2_TFS 0x00000001 /* Transmit FIFO 8-bytes or less */ |
53677ef18 Big white-space c... |
302 303 |
/* Service request (read) */ #define UDCCS2_TPC 0x00000002 /* Transmit Packet Complete */ |
3b58acd4a Initial revision |
304 |
#define UDCCS2_TPE 0x00000004 /* Transmit Packet Error (read) */ |
53677ef18 Big white-space c... |
305 306 307 |
#define UDCCS2_TUR 0x00000008 /* Transmit FIFO Under-Run */ #define UDCCS2_SST 0x00000010 /* Sent STall */ #define UDCCS2_FST 0x00000020 /* Force STall */ |
3b58acd4a Initial revision |
308 |
|
53677ef18 Big white-space c... |
309 |
#define UDCD0_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ |
3b58acd4a Initial revision |
310 |
|
53677ef18 Big white-space c... |
311 |
#define UDCWC_WC Fld (4, 0) /* Write Count */ |
3b58acd4a Initial revision |
312 |
|
53677ef18 Big white-space c... |
313 |
#define UDCDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ |
3b58acd4a Initial revision |
314 315 |
#define UDCSR_EIR 0x00000001 /* End-point 0 Interrupt Request */ |
53677ef18 Big white-space c... |
316 317 318 319 320 |
#define UDCSR_RIR 0x00000002 /* Receive Interrupt Request */ #define UDCSR_TIR 0x00000004 /* Transmit Interrupt Request */ #define UDCSR_SUSIR 0x00000008 /* SUSpend Interrupt Request */ #define UDCSR_RESIR 0x00000010 /* RESume Interrupt Request */ #define UDCSR_RSTIR 0x00000020 /* ReSeT Interrupt Request */ |
3b58acd4a Initial revision |
321 322 323 324 325 326 |
/* * Universal Asynchronous Receiver/Transmitter (UART) control registers * * Registers |
53677ef18 Big white-space c... |
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 |
* Ser1UTCR0 Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 0 * (read/write). * Ser1UTCR1 Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 1 * (read/write). * Ser1UTCR2 Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 2 * (read/write). * Ser1UTCR3 Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 3 * (read/write). * Ser1UTDR Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Data Register * (read/write). * Ser1UTSR0 Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Status Register 0 * (read/write). * Ser1UTSR1 Serial port 1 Universal Asynchronous * Receiver/Transmitter (UART) Status Register 1 (read). |
3b58acd4a Initial revision |
347 |
* |
53677ef18 Big white-space c... |
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 |
* Ser2UTCR0 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 0 * (read/write). * Ser2UTCR1 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 1 * (read/write). * Ser2UTCR2 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 2 * (read/write). * Ser2UTCR3 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 3 * (read/write). * Ser2UTCR4 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 4 * (read/write). * Ser2UTDR Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Data Register * (read/write). * Ser2UTSR0 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Status Register 0 * (read/write). * Ser2UTSR1 Serial port 2 Universal Asynchronous * Receiver/Transmitter (UART) Status Register 1 (read). |
3b58acd4a Initial revision |
371 |
* |
53677ef18 Big white-space c... |
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 |
* Ser3UTCR0 Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 0 * (read/write). * Ser3UTCR1 Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 1 * (read/write). * Ser3UTCR2 Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 2 * (read/write). * Ser3UTCR3 Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Control Register 3 * (read/write). * Ser3UTDR Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Data Register * (read/write). * Ser3UTSR0 Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Status Register 0 * (read/write). * Ser3UTSR1 Serial port 3 Universal Asynchronous * Receiver/Transmitter (UART) Status Register 1 (read). |
3b58acd4a Initial revision |
392 393 394 |
* * Clocks * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz |
53677ef18 Big white-space c... |
395 396 |
* or 3.5795 MHz). * fua, Tua Frequency, period of the UART communication. |
3b58acd4a Initial revision |
397 |
*/ |
53677ef18 Big white-space c... |
398 |
#define _UTCR0(Nb) /* UART Control Reg. 0 [1..3] */ \ |
8bde7f776 * Code cleanup: |
399 |
(0x80010000 + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
400 |
#define _UTCR1(Nb) /* UART Control Reg. 1 [1..3] */ \ |
8bde7f776 * Code cleanup: |
401 |
(0x80010004 + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
402 |
#define _UTCR2(Nb) /* UART Control Reg. 2 [1..3] */ \ |
8bde7f776 * Code cleanup: |
403 |
(0x80010008 + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
404 |
#define _UTCR3(Nb) /* UART Control Reg. 3 [1..3] */ \ |
8bde7f776 * Code cleanup: |
405 |
(0x8001000C + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
406 |
#define _UTCR4(Nb) /* UART Control Reg. 4 [2] */ \ |
8bde7f776 * Code cleanup: |
407 |
(0x80010010 + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
408 |
#define _UTDR(Nb) /* UART Data Reg. [1..3] */ \ |
8bde7f776 * Code cleanup: |
409 |
(0x80010014 + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
410 |
#define _UTSR0(Nb) /* UART Status Reg. 0 [1..3] */ \ |
8bde7f776 * Code cleanup: |
411 |
(0x8001001C + ((Nb) - 1)*0x00020000) |
53677ef18 Big white-space c... |
412 |
#define _UTSR1(Nb) /* UART Status Reg. 1 [1..3] */ \ |
8bde7f776 * Code cleanup: |
413 |
(0x80010020 + ((Nb) - 1)*0x00020000) |
3b58acd4a Initial revision |
414 415 416 417 418 |
#define _Ser1UTCR0 _UTCR0 (1) /* Ser. port 1 UART Control Reg. 0 */ #define _Ser1UTCR1 _UTCR1 (1) /* Ser. port 1 UART Control Reg. 1 */ #define _Ser1UTCR2 _UTCR2 (1) /* Ser. port 1 UART Control Reg. 2 */ #define _Ser1UTCR3 _UTCR3 (1) /* Ser. port 1 UART Control Reg. 3 */ |
53677ef18 Big white-space c... |
419 |
#define _Ser1UTDR _UTDR (1) /* Ser. port 1 UART Data Reg. */ |
3b58acd4a Initial revision |
420 421 422 423 424 425 426 427 |
#define _Ser1UTSR0 _UTSR0 (1) /* Ser. port 1 UART Status Reg. 0 */ #define _Ser1UTSR1 _UTSR1 (1) /* Ser. port 1 UART Status Reg. 1 */ #define _Ser2UTCR0 _UTCR0 (2) /* Ser. port 2 UART Control Reg. 0 */ #define _Ser2UTCR1 _UTCR1 (2) /* Ser. port 2 UART Control Reg. 1 */ #define _Ser2UTCR2 _UTCR2 (2) /* Ser. port 2 UART Control Reg. 2 */ #define _Ser2UTCR3 _UTCR3 (2) /* Ser. port 2 UART Control Reg. 3 */ #define _Ser2UTCR4 _UTCR4 (2) /* Ser. port 2 UART Control Reg. 4 */ |
53677ef18 Big white-space c... |
428 |
#define _Ser2UTDR _UTDR (2) /* Ser. port 2 UART Data Reg. */ |
3b58acd4a Initial revision |
429 430 431 432 433 434 435 |
#define _Ser2UTSR0 _UTSR0 (2) /* Ser. port 2 UART Status Reg. 0 */ #define _Ser2UTSR1 _UTSR1 (2) /* Ser. port 2 UART Status Reg. 1 */ #define _Ser3UTCR0 _UTCR0 (3) /* Ser. port 3 UART Control Reg. 0 */ #define _Ser3UTCR1 _UTCR1 (3) /* Ser. port 3 UART Control Reg. 1 */ #define _Ser3UTCR2 _UTCR2 (3) /* Ser. port 3 UART Control Reg. 2 */ #define _Ser3UTCR3 _UTCR3 (3) /* Ser. port 3 UART Control Reg. 3 */ |
53677ef18 Big white-space c... |
436 |
#define _Ser3UTDR _UTDR (3) /* Ser. port 3 UART Data Reg. */ |
3b58acd4a Initial revision |
437 438 439 440 |
#define _Ser3UTSR0 _UTSR0 (3) /* Ser. port 3 UART Status Reg. 0 */ #define _Ser3UTSR1 _UTSR1 (3) /* Ser. port 3 UART Status Reg. 1 */ #if LANGUAGE == C |
53677ef18 Big white-space c... |
441 |
#define Ser1UTCR0 /* Ser. port 1 UART Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
442 |
(*((volatile Word *) io_p2v (_Ser1UTCR0))) |
53677ef18 Big white-space c... |
443 |
#define Ser1UTCR1 /* Ser. port 1 UART Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
444 |
(*((volatile Word *) io_p2v (_Ser1UTCR1))) |
53677ef18 Big white-space c... |
445 |
#define Ser1UTCR2 /* Ser. port 1 UART Control Reg. 2 */ \ |
8bde7f776 * Code cleanup: |
446 |
(*((volatile Word *) io_p2v (_Ser1UTCR2))) |
53677ef18 Big white-space c... |
447 |
#define Ser1UTCR3 /* Ser. port 1 UART Control Reg. 3 */ \ |
8bde7f776 * Code cleanup: |
448 |
(*((volatile Word *) io_p2v (_Ser1UTCR3))) |
53677ef18 Big white-space c... |
449 |
#define Ser1UTDR /* Ser. port 1 UART Data Reg. */ \ |
8bde7f776 * Code cleanup: |
450 |
(*((volatile Word *) io_p2v (_Ser1UTDR))) |
53677ef18 Big white-space c... |
451 |
#define Ser1UTSR0 /* Ser. port 1 UART Status Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
452 |
(*((volatile Word *) io_p2v (_Ser1UTSR0))) |
53677ef18 Big white-space c... |
453 |
#define Ser1UTSR1 /* Ser. port 1 UART Status Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
454 |
(*((volatile Word *) io_p2v (_Ser1UTSR1))) |
3b58acd4a Initial revision |
455 |
|
53677ef18 Big white-space c... |
456 |
#define Ser2UTCR0 /* Ser. port 2 UART Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
457 |
(*((volatile Word *) io_p2v (_Ser2UTCR0))) |
53677ef18 Big white-space c... |
458 |
#define Ser2UTCR1 /* Ser. port 2 UART Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
459 |
(*((volatile Word *) io_p2v (_Ser2UTCR1))) |
53677ef18 Big white-space c... |
460 |
#define Ser2UTCR2 /* Ser. port 2 UART Control Reg. 2 */ \ |
8bde7f776 * Code cleanup: |
461 |
(*((volatile Word *) io_p2v (_Ser2UTCR2))) |
53677ef18 Big white-space c... |
462 |
#define Ser2UTCR3 /* Ser. port 2 UART Control Reg. 3 */ \ |
8bde7f776 * Code cleanup: |
463 |
(*((volatile Word *) io_p2v (_Ser2UTCR3))) |
53677ef18 Big white-space c... |
464 |
#define Ser2UTCR4 /* Ser. port 2 UART Control Reg. 4 */ \ |
8bde7f776 * Code cleanup: |
465 |
(*((volatile Word *) io_p2v (_Ser2UTCR4))) |
53677ef18 Big white-space c... |
466 |
#define Ser2UTDR /* Ser. port 2 UART Data Reg. */ \ |
8bde7f776 * Code cleanup: |
467 |
(*((volatile Word *) io_p2v (_Ser2UTDR))) |
53677ef18 Big white-space c... |
468 |
#define Ser2UTSR0 /* Ser. port 2 UART Status Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
469 |
(*((volatile Word *) io_p2v (_Ser2UTSR0))) |
53677ef18 Big white-space c... |
470 |
#define Ser2UTSR1 /* Ser. port 2 UART Status Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
471 |
(*((volatile Word *) io_p2v (_Ser2UTSR1))) |
3b58acd4a Initial revision |
472 |
|
53677ef18 Big white-space c... |
473 |
#define Ser3UTCR0 /* Ser. port 3 UART Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
474 |
(*((volatile Word *) io_p2v (_Ser3UTCR0))) |
53677ef18 Big white-space c... |
475 |
#define Ser3UTCR1 /* Ser. port 3 UART Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
476 |
(*((volatile Word *) io_p2v (_Ser3UTCR1))) |
53677ef18 Big white-space c... |
477 |
#define Ser3UTCR2 /* Ser. port 3 UART Control Reg. 2 */ \ |
8bde7f776 * Code cleanup: |
478 |
(*((volatile Word *) io_p2v (_Ser3UTCR2))) |
53677ef18 Big white-space c... |
479 |
#define Ser3UTCR3 /* Ser. port 3 UART Control Reg. 3 */ \ |
8bde7f776 * Code cleanup: |
480 |
(*((volatile Word *) io_p2v (_Ser3UTCR3))) |
53677ef18 Big white-space c... |
481 |
#define Ser3UTDR /* Ser. port 3 UART Data Reg. */ \ |
8bde7f776 * Code cleanup: |
482 |
(*((volatile Word *) io_p2v (_Ser3UTDR))) |
53677ef18 Big white-space c... |
483 |
#define Ser3UTSR0 /* Ser. port 3 UART Status Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
484 |
(*((volatile Word *) io_p2v (_Ser3UTSR0))) |
53677ef18 Big white-space c... |
485 |
#define Ser3UTSR1 /* Ser. port 3 UART Status Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
486 |
(*((volatile Word *) io_p2v (_Ser3UTSR1))) |
3b58acd4a Initial revision |
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 |
#elif LANGUAGE == Assembly #define Ser1UTCR0 ( io_p2v (_Ser1UTCR0)) #define Ser1UTCR1 ( io_p2v (_Ser1UTCR1)) #define Ser1UTCR2 ( io_p2v (_Ser1UTCR2)) #define Ser1UTCR3 ( io_p2v (_Ser1UTCR3)) #define Ser1UTDR ( io_p2v (_Ser1UTDR)) #define Ser1UTSR0 ( io_p2v (_Ser1UTSR0)) #define Ser1UTSR1 ( io_p2v (_Ser1UTSR1)) #define Ser2UTCR0 ( io_p2v (_Ser2UTCR0)) #define Ser2UTCR1 ( io_p2v (_Ser2UTCR1)) #define Ser2UTCR2 ( io_p2v (_Ser2UTCR2)) #define Ser2UTCR3 ( io_p2v (_Ser2UTCR3)) #define Ser2UTCR4 ( io_p2v (_Ser2UTCR4)) #define Ser2UTDR ( io_p2v (_Ser2UTDR)) #define Ser2UTSR0 ( io_p2v (_Ser2UTSR0)) #define Ser2UTSR1 ( io_p2v (_Ser2UTSR1)) #define Ser3UTCR0 ( io_p2v (_Ser3UTCR0)) #define Ser3UTCR1 ( io_p2v (_Ser3UTCR1)) #define Ser3UTCR2 ( io_p2v (_Ser3UTCR2)) #define Ser3UTCR3 ( io_p2v (_Ser3UTCR3)) #define Ser3UTDR ( io_p2v (_Ser3UTDR)) #define Ser3UTSR0 ( io_p2v (_Ser3UTSR0)) #define Ser3UTSR1 ( io_p2v (_Ser3UTSR1)) #endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 |
#define UTCR0_PE 0x00000001 /* Parity Enable */ #define UTCR0_OES 0x00000002 /* Odd/Even parity Select */ #define UTCR0_OddPar (UTCR0_OES*0) /* Odd Parity */ #define UTCR0_EvenPar (UTCR0_OES*1) /* Even Parity */ #define UTCR0_SBS 0x00000004 /* Stop Bit Select */ #define UTCR0_1StpBit (UTCR0_SBS*0) /* 1 Stop Bit per frame */ #define UTCR0_2StpBit (UTCR0_SBS*1) /* 2 Stop Bits per frame */ #define UTCR0_DSS 0x00000008 /* Data Size Select */ #define UTCR0_7BitData (UTCR0_DSS*0) /* 7-Bit Data */ #define UTCR0_8BitData (UTCR0_DSS*1) /* 8-Bit Data */ #define UTCR0_SCE 0x00000010 /* Sample Clock Enable */ /* (ser. port 1: GPIO [18], */ /* ser. port 3: GPIO [20]) */ #define UTCR0_RCE 0x00000020 /* Receive Clock Edge select */ #define UTCR0_RcRsEdg (UTCR0_RCE*0) /* Receive clock Rising-Edge */ #define UTCR0_RcFlEdg (UTCR0_RCE*1) /* Receive clock Falling-Edge */ #define UTCR0_TCE 0x00000040 /* Transmit Clock Edge select */ #define UTCR0_TrRsEdg (UTCR0_TCE*0) /* Transmit clock Rising-Edge */ |
3b58acd4a Initial revision |
533 |
#define UTCR0_TrFlEdg (UTCR0_TCE*1) /* Transmit clock Falling-Edge */ |
53677ef18 Big white-space c... |
534 |
#define UTCR0_Ser2IrDA /* Ser. port 2 IrDA settings */ \ |
8bde7f776 * Code cleanup: |
535 |
(UTCR0_1StpBit + UTCR0_8BitData) |
3b58acd4a Initial revision |
536 537 538 |
#define UTCR1_BRD Fld (4, 0) /* Baud Rate Divisor/16 - 1 [11:8] */ #define UTCR2_BRD Fld (8, 0) /* Baud Rate Divisor/16 - 1 [7:0] */ |
8bde7f776 * Code cleanup: |
539 540 |
/* fua = fxtl/(16*(BRD[11:0] + 1)) */ /* Tua = 16*(BRD [11:0] + 1)*Txtl */ |
53677ef18 Big white-space c... |
541 |
#define UTCR1_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ |
8bde7f776 * Code cleanup: |
542 543 |
(((Div) - 16)/16 >> FSize (UTCR2_BRD) << \ FShft (UTCR1_BRD)) |
53677ef18 Big white-space c... |
544 |
#define UTCR2_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ |
8bde7f776 * Code cleanup: |
545 546 547 548 |
(((Div) - 16)/16 & FAlnMsk (UTCR2_BRD) << \ FShft (UTCR2_BRD)) /* fua = fxtl/(16*Floor (Div/16)) */ /* Tua = 16*Floor (Div/16)*Txtl */ |
53677ef18 Big white-space c... |
549 |
#define UTCR1_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ |
8bde7f776 * Code cleanup: |
550 551 |
(((Div) - 1)/16 >> FSize (UTCR2_BRD) << \ FShft (UTCR1_BRD)) |
53677ef18 Big white-space c... |
552 |
#define UTCR2_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ |
8bde7f776 * Code cleanup: |
553 554 555 556 |
(((Div) - 1)/16 & FAlnMsk (UTCR2_BRD) << \ FShft (UTCR2_BRD)) /* fua = fxtl/(16*Ceil (Div/16)) */ /* Tua = 16*Ceil (Div/16)*Txtl */ |
3b58acd4a Initial revision |
557 |
|
53677ef18 Big white-space c... |
558 559 560 |
#define UTCR3_RXE 0x00000001 /* Receive Enable */ #define UTCR3_TXE 0x00000002 /* Transmit Enable */ #define UTCR3_BRK 0x00000004 /* BReaK mode */ |
3b58acd4a Initial revision |
561 |
#define UTCR3_RIE 0x00000008 /* Receive FIFO 1/3-to-2/3-full or */ |
53677ef18 Big white-space c... |
562 |
/* more Interrupt Enable */ |
3b58acd4a Initial revision |
563 |
#define UTCR3_TIE 0x00000010 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
564 565 566 |
/* Interrupt Enable */ #define UTCR3_LBM 0x00000020 /* Look-Back Mode */ #define UTCR3_Ser2IrDA /* Ser. port 2 IrDA settings (RIE, */ \ |
8bde7f776 * Code cleanup: |
567 568 |
/* TIE, LBM can be set or cleared) */ \ (UTCR3_RXE + UTCR3_TXE) |
3b58acd4a Initial revision |
569 570 |
#define UTCR4_HSE 0x00000001 /* Hewlett-Packard Serial InfraRed */ |
53677ef18 Big white-space c... |
571 |
/* (HP-SIR) modulation Enable */ |
3b58acd4a Initial revision |
572 |
#define UTCR4_NRZ (UTCR4_HSE*0) /* Non-Return to Zero modulation */ |
53677ef18 Big white-space c... |
573 574 575 576 |
#define UTCR4_HPSIR (UTCR4_HSE*1) /* HP-SIR modulation */ #define UTCR4_LPM 0x00000002 /* Low-Power Mode */ #define UTCR4_Z3_16Bit (UTCR4_LPM*0) /* Zero pulse = 3/16 Bit time */ #define UTCR4_Z1_6us (UTCR4_LPM*1) /* Zero pulse = 1.6 us */ |
3b58acd4a Initial revision |
577 |
|
53677ef18 Big white-space c... |
578 579 |
#define UTDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ #if 0 /* Hidden receive FIFO bits */ |
3b58acd4a Initial revision |
580 581 582 583 584 585 |
#define UTDR_PRE 0x00000100 /* receive PaRity Error (read) */ #define UTDR_FRE 0x00000200 /* receive FRaming Error (read) */ #define UTDR_ROR 0x00000400 /* Receive FIFO Over-Run (read) */ #endif /* 0 */ #define UTSR0_TFS 0x00000001 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
586 |
/* Service request (read) */ |
3b58acd4a Initial revision |
587 |
#define UTSR0_RFS 0x00000002 /* Receive FIFO 1/3-to-2/3-full or */ |
53677ef18 Big white-space c... |
588 589 590 591 592 |
/* more Service request (read) */ #define UTSR0_RID 0x00000004 /* Receiver IDle */ #define UTSR0_RBB 0x00000008 /* Receive Beginning of Break */ #define UTSR0_REB 0x00000010 /* Receive End of Break */ #define UTSR0_EIF 0x00000020 /* Error In FIFO (read) */ |
3b58acd4a Initial revision |
593 |
|
53677ef18 Big white-space c... |
594 |
#define UTSR1_TBY 0x00000001 /* Transmitter BusY (read) */ |
3b58acd4a Initial revision |
595 596 |
#define UTSR1_RNE 0x00000002 /* Receive FIFO Not Empty (read) */ #define UTSR1_TNF 0x00000004 /* Transmit FIFO Not Full (read) */ |
53677ef18 Big white-space c... |
597 |
#define UTSR1_PRE 0x00000008 /* receive PaRity Error (read) */ |
3b58acd4a Initial revision |
598 599 600 601 602 603 604 605 |
#define UTSR1_FRE 0x00000010 /* receive FRaming Error (read) */ #define UTSR1_ROR 0x00000020 /* Receive FIFO Over-Run (read) */ /* * Synchronous Data Link Controller (SDLC) control registers * * Registers |
53677ef18 Big white-space c... |
606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 |
* Ser1SDCR0 Serial port 1 Synchronous Data Link Controller (SDLC) * Control Register 0 (read/write). * Ser1SDCR1 Serial port 1 Synchronous Data Link Controller (SDLC) * Control Register 1 (read/write). * Ser1SDCR2 Serial port 1 Synchronous Data Link Controller (SDLC) * Control Register 2 (read/write). * Ser1SDCR3 Serial port 1 Synchronous Data Link Controller (SDLC) * Control Register 3 (read/write). * Ser1SDCR4 Serial port 1 Synchronous Data Link Controller (SDLC) * Control Register 4 (read/write). * Ser1SDDR Serial port 1 Synchronous Data Link Controller (SDLC) * Data Register (read/write). * Ser1SDSR0 Serial port 1 Synchronous Data Link Controller (SDLC) * Status Register 0 (read/write). * Ser1SDSR1 Serial port 1 Synchronous Data Link Controller (SDLC) * Status Register 1 (read/write). |
3b58acd4a Initial revision |
622 623 624 |
* * Clocks * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz |
53677ef18 Big white-space c... |
625 626 |
* or 3.5795 MHz). * fsd, Tsd Frequency, period of the SDLC communication. |
3b58acd4a Initial revision |
627 628 629 630 631 632 633 |
*/ #define _Ser1SDCR0 0x80020060 /* Ser. port 1 SDLC Control Reg. 0 */ #define _Ser1SDCR1 0x80020064 /* Ser. port 1 SDLC Control Reg. 1 */ #define _Ser1SDCR2 0x80020068 /* Ser. port 1 SDLC Control Reg. 2 */ #define _Ser1SDCR3 0x8002006C /* Ser. port 1 SDLC Control Reg. 3 */ #define _Ser1SDCR4 0x80020070 /* Ser. port 1 SDLC Control Reg. 4 */ |
53677ef18 Big white-space c... |
634 |
#define _Ser1SDDR 0x80020078 /* Ser. port 1 SDLC Data Reg. */ |
3b58acd4a Initial revision |
635 636 637 638 |
#define _Ser1SDSR0 0x80020080 /* Ser. port 1 SDLC Status Reg. 0 */ #define _Ser1SDSR1 0x80020084 /* Ser. port 1 SDLC Status Reg. 1 */ #if LANGUAGE == C |
53677ef18 Big white-space c... |
639 |
#define Ser1SDCR0 /* Ser. port 1 SDLC Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
640 |
(*((volatile Word *) io_p2v (_Ser1SDCR0))) |
53677ef18 Big white-space c... |
641 |
#define Ser1SDCR1 /* Ser. port 1 SDLC Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
642 |
(*((volatile Word *) io_p2v (_Ser1SDCR1))) |
53677ef18 Big white-space c... |
643 |
#define Ser1SDCR2 /* Ser. port 1 SDLC Control Reg. 2 */ \ |
8bde7f776 * Code cleanup: |
644 |
(*((volatile Word *) io_p2v (_Ser1SDCR2))) |
53677ef18 Big white-space c... |
645 |
#define Ser1SDCR3 /* Ser. port 1 SDLC Control Reg. 3 */ \ |
8bde7f776 * Code cleanup: |
646 |
(*((volatile Word *) io_p2v (_Ser1SDCR3))) |
53677ef18 Big white-space c... |
647 |
#define Ser1SDCR4 /* Ser. port 1 SDLC Control Reg. 4 */ \ |
8bde7f776 * Code cleanup: |
648 |
(*((volatile Word *) io_p2v (_Ser1SDCR4))) |
53677ef18 Big white-space c... |
649 |
#define Ser1SDDR /* Ser. port 1 SDLC Data Reg. */ \ |
8bde7f776 * Code cleanup: |
650 |
(*((volatile Word *) io_p2v (_Ser1SDDR))) |
53677ef18 Big white-space c... |
651 |
#define Ser1SDSR0 /* Ser. port 1 SDLC Status Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
652 |
(*((volatile Word *) io_p2v (_Ser1SDSR0))) |
53677ef18 Big white-space c... |
653 |
#define Ser1SDSR1 /* Ser. port 1 SDLC Status Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
654 |
(*((volatile Word *) io_p2v (_Ser1SDSR1))) |
3b58acd4a Initial revision |
655 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
656 657 658 |
#define SDCR0_SUS 0x00000001 /* SDLC/UART Select */ #define SDCR0_SDLC (SDCR0_SUS*0) /* SDLC mode (TXD1 & RXD1) */ #define SDCR0_UART (SDCR0_SUS*1) /* UART mode (TXD1 & RXD1) */ |
3b58acd4a Initial revision |
659 |
#define SDCR0_SDF 0x00000002 /* Single/Double start Flag select */ |
53677ef18 Big white-space c... |
660 661 662 663 664 |
#define SDCR0_SglFlg (SDCR0_SDF*0) /* Single start Flag */ #define SDCR0_DblFlg (SDCR0_SDF*1) /* Double start Flag */ #define SDCR0_LBM 0x00000004 /* Look-Back Mode */ #define SDCR0_BMS 0x00000008 /* Bit Modulation Select */ #define SDCR0_FM0 (SDCR0_BMS*0) /* Freq. Modulation zero (0) */ |
3b58acd4a Initial revision |
665 666 667 |
#define SDCR0_NRZ (SDCR0_BMS*1) /* Non-Return to Zero modulation */ #define SDCR0_SCE 0x00000010 /* Sample Clock Enable (GPIO [16]) */ #define SDCR0_SCD 0x00000020 /* Sample Clock Direction select */ |
53677ef18 Big white-space c... |
668 669 670 671 672 673 674 675 |
/* (GPIO [16]) */ #define SDCR0_SClkIn (SDCR0_SCD*0) /* Sample Clock Input */ #define SDCR0_SClkOut (SDCR0_SCD*1) /* Sample Clock Output */ #define SDCR0_RCE 0x00000040 /* Receive Clock Edge select */ #define SDCR0_RcRsEdg (SDCR0_RCE*0) /* Receive clock Rising-Edge */ #define SDCR0_RcFlEdg (SDCR0_RCE*1) /* Receive clock Falling-Edge */ #define SDCR0_TCE 0x00000080 /* Transmit Clock Edge select */ #define SDCR0_TrRsEdg (SDCR0_TCE*0) /* Transmit clock Rising-Edge */ |
3b58acd4a Initial revision |
676 |
#define SDCR0_TrFlEdg (SDCR0_TCE*1) /* Transmit clock Falling-Edge */ |
53677ef18 Big white-space c... |
677 678 679 680 |
#define SDCR1_AAF 0x00000001 /* Abort After Frame enable */ /* (GPIO [17]) */ #define SDCR1_TXE 0x00000002 /* Transmit Enable */ #define SDCR1_RXE 0x00000004 /* Receive Enable */ |
3b58acd4a Initial revision |
681 |
#define SDCR1_RIE 0x00000008 /* Receive FIFO 1/3-to-2/3-full or */ |
53677ef18 Big white-space c... |
682 |
/* more Interrupt Enable */ |
3b58acd4a Initial revision |
683 |
#define SDCR1_TIE 0x00000010 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
684 685 |
/* Interrupt Enable */ #define SDCR1_AME 0x00000020 /* Address Match Enable */ |
3b58acd4a Initial revision |
686 |
#define SDCR1_TUS 0x00000040 /* Transmit FIFO Under-run Select */ |
53677ef18 Big white-space c... |
687 688 |
#define SDCR1_EFrmURn (SDCR1_TUS*0) /* End Frame on Under-Run */ #define SDCR1_AbortURn (SDCR1_TUS*1) /* Abort on Under-Run */ |
3b58acd4a Initial revision |
689 |
#define SDCR1_RAE 0x00000080 /* Receive Abort interrupt Enable */ |
53677ef18 Big white-space c... |
690 |
#define SDCR2_AMV Fld (8, 0) /* Address Match Value */ |
3b58acd4a Initial revision |
691 692 693 |
#define SDCR3_BRD Fld (4, 0) /* Baud Rate Divisor/16 - 1 [11:8] */ #define SDCR4_BRD Fld (8, 0) /* Baud Rate Divisor/16 - 1 [7:0] */ |
8bde7f776 * Code cleanup: |
694 695 |
/* fsd = fxtl/(16*(BRD[11:0] + 1)) */ /* Tsd = 16*(BRD[11:0] + 1)*Txtl */ |
53677ef18 Big white-space c... |
696 |
#define SDCR3_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ |
8bde7f776 * Code cleanup: |
697 698 |
(((Div) - 16)/16 >> FSize (SDCR4_BRD) << \ FShft (SDCR3_BRD)) |
53677ef18 Big white-space c... |
699 |
#define SDCR4_BdRtDiv(Div) /* Baud Rate Divisor [16..65536] */ \ |
8bde7f776 * Code cleanup: |
700 701 702 703 |
(((Div) - 16)/16 & FAlnMsk (SDCR4_BRD) << \ FShft (SDCR4_BRD)) /* fsd = fxtl/(16*Floor (Div/16)) */ /* Tsd = 16*Floor (Div/16)*Txtl */ |
53677ef18 Big white-space c... |
704 |
#define SDCR3_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ |
8bde7f776 * Code cleanup: |
705 706 |
(((Div) - 1)/16 >> FSize (SDCR4_BRD) << \ FShft (SDCR3_BRD)) |
53677ef18 Big white-space c... |
707 |
#define SDCR4_CeilBdRtDiv(Div) /* Ceil. of BdRtDiv [16..65536] */ \ |
8bde7f776 * Code cleanup: |
708 709 710 711 |
(((Div) - 1)/16 & FAlnMsk (SDCR4_BRD) << \ FShft (SDCR4_BRD)) /* fsd = fxtl/(16*Ceil (Div/16)) */ /* Tsd = 16*Ceil (Div/16)*Txtl */ |
3b58acd4a Initial revision |
712 |
|
53677ef18 Big white-space c... |
713 714 |
#define SDDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ #if 0 /* Hidden receive FIFO bits */ |
3b58acd4a Initial revision |
715 |
#define SDDR_EOF 0x00000100 /* receive End-Of-Frame (read) */ |
53677ef18 Big white-space c... |
716 |
#define SDDR_CRE 0x00000200 /* receive CRC Error (read) */ |
3b58acd4a Initial revision |
717 718 |
#define SDDR_ROR 0x00000400 /* Receive FIFO Over-Run (read) */ #endif /* 0 */ |
53677ef18 Big white-space c... |
719 720 721 |
#define SDSR0_EIF 0x00000001 /* Error In FIFO (read) */ #define SDSR0_TUR 0x00000002 /* Transmit FIFO Under-Run */ #define SDSR0_RAB 0x00000004 /* Receive ABort */ |
3b58acd4a Initial revision |
722 |
#define SDSR0_TFS 0x00000008 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
723 |
/* Service request (read) */ |
3b58acd4a Initial revision |
724 |
#define SDSR0_RFS 0x00000010 /* Receive FIFO 1/3-to-2/3-full or */ |
53677ef18 Big white-space c... |
725 |
/* more Service request (read) */ |
3b58acd4a Initial revision |
726 727 |
#define SDSR1_RSY 0x00000001 /* Receiver SYnchronized (read) */ |
53677ef18 Big white-space c... |
728 |
#define SDSR1_TBY 0x00000002 /* Transmitter BusY (read) */ |
3b58acd4a Initial revision |
729 730 |
#define SDSR1_RNE 0x00000004 /* Receive FIFO Not Empty (read) */ #define SDSR1_TNF 0x00000008 /* Transmit FIFO Not Full (read) */ |
53677ef18 Big white-space c... |
731 732 733 |
#define SDSR1_RTD 0x00000010 /* Receive Transition Detected */ #define SDSR1_EOF 0x00000020 /* receive End-Of-Frame (read) */ #define SDSR1_CRE 0x00000040 /* receive CRC Error (read) */ |
3b58acd4a Initial revision |
734 735 736 737 738 739 740 |
#define SDSR1_ROR 0x00000080 /* Receive FIFO Over-Run (read) */ /* * High-Speed Serial to Parallel controller (HSSP) control registers * * Registers |
53677ef18 Big white-space c... |
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 |
* Ser2HSCR0 Serial port 2 High-Speed Serial to Parallel * controller (HSSP) Control Register 0 (read/write). * Ser2HSCR1 Serial port 2 High-Speed Serial to Parallel * controller (HSSP) Control Register 1 (read/write). * Ser2HSDR Serial port 2 High-Speed Serial to Parallel * controller (HSSP) Data Register (read/write). * Ser2HSSR0 Serial port 2 High-Speed Serial to Parallel * controller (HSSP) Status Register 0 (read/write). * Ser2HSSR1 Serial port 2 High-Speed Serial to Parallel * controller (HSSP) Status Register 1 (read). * Ser2HSCR2 Serial port 2 High-Speed Serial to Parallel * controller (HSSP) Control Register 2 (read/write). * [The HSCR2 register is only implemented in * versions 2.0 (rev. = 8) and higher of the StrongARM * SA-1100.] |
3b58acd4a Initial revision |
756 757 758 759 |
*/ #define _Ser2HSCR0 0x80040060 /* Ser. port 2 HSSP Control Reg. 0 */ #define _Ser2HSCR1 0x80040064 /* Ser. port 2 HSSP Control Reg. 1 */ |
53677ef18 Big white-space c... |
760 |
#define _Ser2HSDR 0x8004006C /* Ser. port 2 HSSP Data Reg. */ |
3b58acd4a Initial revision |
761 762 763 764 765 |
#define _Ser2HSSR0 0x80040074 /* Ser. port 2 HSSP Status Reg. 0 */ #define _Ser2HSSR1 0x80040078 /* Ser. port 2 HSSP Status Reg. 1 */ #define _Ser2HSCR2 0x90060028 /* Ser. port 2 HSSP Control Reg. 2 */ #if LANGUAGE == C |
53677ef18 Big white-space c... |
766 |
#define Ser2HSCR0 /* Ser. port 2 HSSP Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
767 |
(*((volatile Word *) io_p2v (_Ser2HSCR0))) |
53677ef18 Big white-space c... |
768 |
#define Ser2HSCR1 /* Ser. port 2 HSSP Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
769 |
(*((volatile Word *) io_p2v (_Ser2HSCR1))) |
53677ef18 Big white-space c... |
770 |
#define Ser2HSDR /* Ser. port 2 HSSP Data Reg. */ \ |
8bde7f776 * Code cleanup: |
771 |
(*((volatile Word *) io_p2v (_Ser2HSDR))) |
53677ef18 Big white-space c... |
772 |
#define Ser2HSSR0 /* Ser. port 2 HSSP Status Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
773 |
(*((volatile Word *) io_p2v (_Ser2HSSR0))) |
53677ef18 Big white-space c... |
774 |
#define Ser2HSSR1 /* Ser. port 2 HSSP Status Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
775 |
(*((volatile Word *) io_p2v (_Ser2HSSR1))) |
53677ef18 Big white-space c... |
776 |
#define Ser2HSCR2 /* Ser. port 2 HSSP Control Reg. 2 */ \ |
8bde7f776 * Code cleanup: |
777 |
(*((volatile Word *) io_p2v (_Ser2HSCR2))) |
3b58acd4a Initial revision |
778 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
779 |
#define HSCR0_ITR 0x00000001 /* IrDA Transmission Rate */ |
3b58acd4a Initial revision |
780 |
#define HSCR0_UART (HSCR0_ITR*0) /* UART mode (115.2 kb/s if IrDA) */ |
53677ef18 Big white-space c... |
781 782 |
#define HSCR0_HSSP (HSCR0_ITR*1) /* HSSP mode (4 Mb/s) */ #define HSCR0_LBM 0x00000002 /* Look-Back Mode */ |
3b58acd4a Initial revision |
783 |
#define HSCR0_TUS 0x00000004 /* Transmit FIFO Under-run Select */ |
53677ef18 Big white-space c... |
784 785 786 787 |
#define HSCR0_EFrmURn (HSCR0_TUS*0) /* End Frame on Under-Run */ #define HSCR0_AbortURn (HSCR0_TUS*1) /* Abort on Under-Run */ #define HSCR0_TXE 0x00000008 /* Transmit Enable */ #define HSCR0_RXE 0x00000010 /* Receive Enable */ |
3b58acd4a Initial revision |
788 |
#define HSCR0_RIE 0x00000020 /* Receive FIFO 2/5-to-3/5-full or */ |
53677ef18 Big white-space c... |
789 |
/* more Interrupt Enable */ |
3b58acd4a Initial revision |
790 |
#define HSCR0_TIE 0x00000040 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
791 792 |
/* Interrupt Enable */ #define HSCR0_AME 0x00000080 /* Address Match Enable */ |
3b58acd4a Initial revision |
793 |
|
53677ef18 Big white-space c... |
794 |
#define HSCR1_AMV Fld (8, 0) /* Address Match Value */ |
3b58acd4a Initial revision |
795 |
|
53677ef18 Big white-space c... |
796 797 |
#define HSDR_DATA Fld (8, 0) /* receive/transmit DATA FIFOs */ #if 0 /* Hidden receive FIFO bits */ |
3b58acd4a Initial revision |
798 |
#define HSDR_EOF 0x00000100 /* receive End-Of-Frame (read) */ |
53677ef18 Big white-space c... |
799 |
#define HSDR_CRE 0x00000200 /* receive CRC Error (read) */ |
3b58acd4a Initial revision |
800 801 |
#define HSDR_ROR 0x00000400 /* Receive FIFO Over-Run (read) */ #endif /* 0 */ |
53677ef18 Big white-space c... |
802 803 804 |
#define HSSR0_EIF 0x00000001 /* Error In FIFO (read) */ #define HSSR0_TUR 0x00000002 /* Transmit FIFO Under-Run */ #define HSSR0_RAB 0x00000004 /* Receive ABort */ |
3b58acd4a Initial revision |
805 |
#define HSSR0_TFS 0x00000008 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
806 |
/* Service request (read) */ |
3b58acd4a Initial revision |
807 |
#define HSSR0_RFS 0x00000010 /* Receive FIFO 2/5-to-3/5-full or */ |
53677ef18 Big white-space c... |
808 809 |
/* more Service request (read) */ #define HSSR0_FRE 0x00000020 /* receive FRaming Error */ |
3b58acd4a Initial revision |
810 811 |
#define HSSR1_RSY 0x00000001 /* Receiver SYnchronized (read) */ |
53677ef18 Big white-space c... |
812 |
#define HSSR1_TBY 0x00000002 /* Transmitter BusY (read) */ |
3b58acd4a Initial revision |
813 814 |
#define HSSR1_RNE 0x00000004 /* Receive FIFO Not Empty (read) */ #define HSSR1_TNF 0x00000008 /* Transmit FIFO Not Full (read) */ |
53677ef18 Big white-space c... |
815 816 |
#define HSSR1_EOF 0x00000010 /* receive End-Of-Frame (read) */ #define HSSR1_CRE 0x00000020 /* receive CRC Error (read) */ |
3b58acd4a Initial revision |
817 818 819 |
#define HSSR1_ROR 0x00000040 /* Receive FIFO Over-Run (read) */ #define HSCR2_TXP 0x00040000 /* Transmit data Polarity (TXD_2) */ |
53677ef18 Big white-space c... |
820 821 822 823 |
#define HSCR2_TrDataL (HSCR2_TXP*0) /* Transmit Data active Low */ /* (inverted) */ #define HSCR2_TrDataH (HSCR2_TXP*1) /* Transmit Data active High */ /* (non-inverted) */ |
3b58acd4a Initial revision |
824 |
#define HSCR2_RXP 0x00080000 /* Receive data Polarity (RXD_2) */ |
53677ef18 Big white-space c... |
825 826 827 828 |
#define HSCR2_RcDataL (HSCR2_RXP*0) /* Receive Data active Low */ /* (inverted) */ #define HSCR2_RcDataH (HSCR2_RXP*1) /* Receive Data active High */ /* (non-inverted) */ |
3b58acd4a Initial revision |
829 830 831 832 833 834 |
/* * Multi-media Communications Port (MCP) control registers * * Registers |
53677ef18 Big white-space c... |
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 |
* Ser4MCCR0 Serial port 4 Multi-media Communications Port (MCP) * Control Register 0 (read/write). * Ser4MCDR0 Serial port 4 Multi-media Communications Port (MCP) * Data Register 0 (audio, read/write). * Ser4MCDR1 Serial port 4 Multi-media Communications Port (MCP) * Data Register 1 (telecom, read/write). * Ser4MCDR2 Serial port 4 Multi-media Communications Port (MCP) * Data Register 2 (CODEC registers, read/write). * Ser4MCSR Serial port 4 Multi-media Communications Port (MCP) * Status Register (read/write). * Ser4MCCR1 Serial port 4 Multi-media Communications Port (MCP) * Control Register 1 (read/write). * [The MCCR1 register is only implemented in * versions 2.0 (rev. = 8) and higher of the StrongARM * SA-1100.] |
3b58acd4a Initial revision |
850 851 |
* * Clocks |
53677ef18 Big white-space c... |
852 853 |
* fmc, Tmc Frequency, period of the MCP communication (10 MHz, * 12 MHz, or GPIO [21]). |
3b58acd4a Initial revision |
854 855 856 857 858 |
* faud, Taud Frequency, period of the audio sampling. * ftcm, Ttcm Frequency, period of the telecom sampling. */ #define _Ser4MCCR0 0x80060000 /* Ser. port 4 MCP Control Reg. 0 */ |
53677ef18 Big white-space c... |
859 860 861 862 863 864 865 |
#define _Ser4MCDR0 0x80060008 /* Ser. port 4 MCP Data Reg. 0 */ /* (audio) */ #define _Ser4MCDR1 0x8006000C /* Ser. port 4 MCP Data Reg. 1 */ /* (telecom) */ #define _Ser4MCDR2 0x80060010 /* Ser. port 4 MCP Data Reg. 2 */ /* (CODEC reg.) */ #define _Ser4MCSR 0x80060018 /* Ser. port 4 MCP Status Reg. */ |
3b58acd4a Initial revision |
866 867 868 |
#define _Ser4MCCR1 0x90060030 /* Ser. port 4 MCP Control Reg. 1 */ #if LANGUAGE == C |
53677ef18 Big white-space c... |
869 |
#define Ser4MCCR0 /* Ser. port 4 MCP Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
870 |
(*((volatile Word *) io_p2v (_Ser4MCCR0))) |
53677ef18 Big white-space c... |
871 872 |
#define Ser4MCDR0 /* Ser. port 4 MCP Data Reg. 0 */ \ /* (audio) */ \ |
8bde7f776 * Code cleanup: |
873 |
(*((volatile Word *) io_p2v (_Ser4MCDR0))) |
53677ef18 Big white-space c... |
874 875 |
#define Ser4MCDR1 /* Ser. port 4 MCP Data Reg. 1 */ \ /* (telecom) */ \ |
8bde7f776 * Code cleanup: |
876 |
(*((volatile Word *) io_p2v (_Ser4MCDR1))) |
53677ef18 Big white-space c... |
877 878 |
#define Ser4MCDR2 /* Ser. port 4 MCP Data Reg. 2 */ \ /* (CODEC reg.) */ \ |
8bde7f776 * Code cleanup: |
879 |
(*((volatile Word *) io_p2v (_Ser4MCDR2))) |
53677ef18 Big white-space c... |
880 |
#define Ser4MCSR /* Ser. port 4 MCP Status Reg. */ \ |
8bde7f776 * Code cleanup: |
881 |
(*((volatile Word *) io_p2v (_Ser4MCSR))) |
53677ef18 Big white-space c... |
882 |
#define Ser4MCCR1 /* Ser. port 4 MCP Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
883 |
(*((volatile Word *) io_p2v (_Ser4MCCR1))) |
3b58acd4a Initial revision |
884 885 886 |
#endif /* LANGUAGE == C */ #define MCCR0_ASD Fld (7, 0) /* Audio Sampling rate Divisor/32 */ |
53677ef18 Big white-space c... |
887 888 889 890 891 |
/* [6..127] */ /* faud = fmc/(32*ASD) */ /* Taud = 32*ASD*Tmc */ #define MCCR0_AudSmpDiv(Div) /* Audio Sampling rate Divisor */ \ /* [192..4064] */ \ |
8bde7f776 * Code cleanup: |
892 893 894 |
((Div)/32 << FShft (MCCR0_ASD)) /* faud = fmc/(32*Floor (Div/32)) */ /* Taud = 32*Floor (Div/32)*Tmc */ |
3b58acd4a Initial revision |
895 |
#define MCCR0_CeilAudSmpDiv(Div) /* Ceil. of AudSmpDiv [192..4064] */ \ |
8bde7f776 * Code cleanup: |
896 897 898 |
(((Div) + 31)/32 << FShft (MCCR0_ASD)) /* faud = fmc/(32*Ceil (Div/32)) */ /* Taud = 32*Ceil (Div/32)*Tmc */ |
53677ef18 Big white-space c... |
899 900 901 902 903 904 |
#define MCCR0_TSD Fld (7, 8) /* Telecom Sampling rate */ /* Divisor/32 [16..127] */ /* ftcm = fmc/(32*TSD) */ /* Ttcm = 32*TSD*Tmc */ #define MCCR0_TcmSmpDiv(Div) /* Telecom Sampling rate Divisor */ \ /* [512..4064] */ \ |
8bde7f776 * Code cleanup: |
905 906 907 |
((Div)/32 << FShft (MCCR0_TSD)) /* ftcm = fmc/(32*Floor (Div/32)) */ /* Ttcm = 32*Floor (Div/32)*Tmc */ |
3b58acd4a Initial revision |
908 |
#define MCCR0_CeilTcmSmpDiv(Div) /* Ceil. of TcmSmpDiv [512..4064] */ \ |
8bde7f776 * Code cleanup: |
909 910 911 |
(((Div) + 31)/32 << FShft (MCCR0_TSD)) /* ftcm = fmc/(32*Ceil (Div/32)) */ /* Ttcm = 32*Ceil (Div/32)*Tmc */ |
53677ef18 Big white-space c... |
912 913 |
#define MCCR0_MCE 0x00010000 /* MCP Enable */ #define MCCR0_ECS 0x00020000 /* External Clock Select */ |
3b58acd4a Initial revision |
914 |
#define MCCR0_IntClk (MCCR0_ECS*0) /* Internal Clock (10 or 12 MHz) */ |
53677ef18 Big white-space c... |
915 916 917 918 |
#define MCCR0_ExtClk (MCCR0_ECS*1) /* External Clock (GPIO [21]) */ #define MCCR0_ADM 0x00040000 /* A/D (audio/telecom) data */ /* sampling/storing Mode */ #define MCCR0_VldBit (MCCR0_ADM*0) /* Valid Bit storing mode */ |
3b58acd4a Initial revision |
919 920 |
#define MCCR0_SmpCnt (MCCR0_ADM*1) /* Sampling Counter storing mode */ #define MCCR0_TTE 0x00080000 /* Telecom Transmit FIFO 1/2-full */ |
53677ef18 Big white-space c... |
921 |
/* or less interrupt Enable */ |
3b58acd4a Initial revision |
922 |
#define MCCR0_TRE 0x00100000 /* Telecom Receive FIFO 1/2-full */ |
53677ef18 Big white-space c... |
923 |
/* or more interrupt Enable */ |
3b58acd4a Initial revision |
924 |
#define MCCR0_ATE 0x00200000 /* Audio Transmit FIFO 1/2-full */ |
53677ef18 Big white-space c... |
925 |
/* or less interrupt Enable */ |
3b58acd4a Initial revision |
926 |
#define MCCR0_ARE 0x00400000 /* Audio Receive FIFO 1/2-full or */ |
53677ef18 Big white-space c... |
927 928 |
/* more interrupt Enable */ #define MCCR0_LBM 0x00800000 /* Look-Back Mode */ |
3b58acd4a Initial revision |
929 |
#define MCCR0_ECP Fld (2, 24) /* External Clock Prescaler - 1 */ |
53677ef18 Big white-space c... |
930 |
#define MCCR0_ExtClkDiv(Div) /* External Clock Divisor [1..4] */ \ |
8bde7f776 * Code cleanup: |
931 |
(((Div) - 1) << FShft (MCCR0_ECP)) |
3b58acd4a Initial revision |
932 |
|
53677ef18 Big white-space c... |
933 934 |
#define MCDR0_DATA Fld (12, 4) /* receive/transmit audio DATA */ /* FIFOs */ |
3b58acd4a Initial revision |
935 936 |
#define MCDR1_DATA Fld (14, 2) /* receive/transmit telecom DATA */ |
53677ef18 Big white-space c... |
937 |
/* FIFOs */ |
3b58acd4a Initial revision |
938 |
|
53677ef18 Big white-space c... |
939 940 941 942 943 944 945 |
/* receive/transmit CODEC reg. */ /* FIFOs: */ #define MCDR2_DATA Fld (16, 0) /* reg. DATA */ #define MCDR2_RW 0x00010000 /* reg. Read/Write (transmit) */ #define MCDR2_Rd (MCDR2_RW*0) /* reg. Read */ #define MCDR2_Wr (MCDR2_RW*1) /* reg. Write */ #define MCDR2_ADD Fld (4, 17) /* reg. ADDress */ |
3b58acd4a Initial revision |
946 947 |
#define MCSR_ATS 0x00000001 /* Audio Transmit FIFO 1/2-full */ |
8bde7f776 * Code cleanup: |
948 |
/* or less Service request (read) */ |
3b58acd4a Initial revision |
949 |
#define MCSR_ARS 0x00000002 /* Audio Receive FIFO 1/2-full or */ |
53677ef18 Big white-space c... |
950 |
/* more Service request (read) */ |
3b58acd4a Initial revision |
951 |
#define MCSR_TTS 0x00000004 /* Telecom Transmit FIFO 1/2-full */ |
8bde7f776 * Code cleanup: |
952 |
/* or less Service request (read) */ |
3b58acd4a Initial revision |
953 |
#define MCSR_TRS 0x00000008 /* Telecom Receive FIFO 1/2-full */ |
8bde7f776 * Code cleanup: |
954 |
/* or more Service request (read) */ |
3b58acd4a Initial revision |
955 |
#define MCSR_ATU 0x00000010 /* Audio Transmit FIFO Under-run */ |
53677ef18 Big white-space c... |
956 |
#define MCSR_ARO 0x00000020 /* Audio Receive FIFO Over-run */ |
3b58acd4a Initial revision |
957 958 959 |
#define MCSR_TTU 0x00000040 /* Telecom Transmit FIFO Under-run */ #define MCSR_TRO 0x00000080 /* Telecom Receive FIFO Over-run */ #define MCSR_ANF 0x00000100 /* Audio transmit FIFO Not Full */ |
53677ef18 Big white-space c... |
960 |
/* (read) */ |
3b58acd4a Initial revision |
961 |
#define MCSR_ANE 0x00000200 /* Audio receive FIFO Not Empty */ |
53677ef18 Big white-space c... |
962 |
/* (read) */ |
3b58acd4a Initial revision |
963 |
#define MCSR_TNF 0x00000400 /* Telecom transmit FIFO Not Full */ |
53677ef18 Big white-space c... |
964 |
/* (read) */ |
3b58acd4a Initial revision |
965 |
#define MCSR_TNE 0x00000800 /* Telecom receive FIFO Not Empty */ |
53677ef18 Big white-space c... |
966 |
/* (read) */ |
3b58acd4a Initial revision |
967 |
#define MCSR_CWC 0x00001000 /* CODEC register Write Completed */ |
53677ef18 Big white-space c... |
968 |
/* (read) */ |
3b58acd4a Initial revision |
969 |
#define MCSR_CRC 0x00002000 /* CODEC register Read Completed */ |
53677ef18 Big white-space c... |
970 971 |
/* (read) */ #define MCSR_ACE 0x00004000 /* Audio CODEC Enabled (read) */ |
3b58acd4a Initial revision |
972 |
#define MCSR_TCE 0x00008000 /* Telecom CODEC Enabled (read) */ |
53677ef18 Big white-space c... |
973 974 975 976 977 |
#define MCCR1_CFS 0x00100000 /* Clock Freq. Select */ #define MCCR1_F12MHz (MCCR1_CFS*0) /* Freq. (fmc) = ~ 12 MHz */ /* (11.981 MHz) */ #define MCCR1_F10MHz (MCCR1_CFS*1) /* Freq. (fmc) = ~ 10 MHz */ /* (9.585 MHz) */ |
3b58acd4a Initial revision |
978 979 980 981 982 983 |
/* * Synchronous Serial Port (SSP) control registers * * Registers |
53677ef18 Big white-space c... |
984 985 986 987 988 989 990 991 992 993 |
* Ser4SSCR0 Serial port 4 Synchronous Serial Port (SSP) Control * Register 0 (read/write). * Ser4SSCR1 Serial port 4 Synchronous Serial Port (SSP) Control * Register 1 (read/write). * [Bits SPO and SP are only implemented in versions 2.0 * (rev. = 8) and higher of the StrongARM SA-1100.] * Ser4SSDR Serial port 4 Synchronous Serial Port (SSP) Data * Register (read/write). * Ser4SSSR Serial port 4 Synchronous Serial Port (SSP) Status * Register (read/write). |
3b58acd4a Initial revision |
994 995 996 |
* * Clocks * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz |
53677ef18 Big white-space c... |
997 998 |
* or 3.5795 MHz). * fss, Tss Frequency, period of the SSP communication. |
3b58acd4a Initial revision |
999 1000 1001 1002 |
*/ #define _Ser4SSCR0 0x80070060 /* Ser. port 4 SSP Control Reg. 0 */ #define _Ser4SSCR1 0x80070064 /* Ser. port 4 SSP Control Reg. 1 */ |
53677ef18 Big white-space c... |
1003 1004 |
#define _Ser4SSDR 0x8007006C /* Ser. port 4 SSP Data Reg. */ #define _Ser4SSSR 0x80070074 /* Ser. port 4 SSP Status Reg. */ |
3b58acd4a Initial revision |
1005 1006 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1007 |
#define Ser4SSCR0 /* Ser. port 4 SSP Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
1008 |
(*((volatile Word *) io_p2v (_Ser4SSCR0))) |
53677ef18 Big white-space c... |
1009 |
#define Ser4SSCR1 /* Ser. port 4 SSP Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
1010 |
(*((volatile Word *) io_p2v (_Ser4SSCR1))) |
53677ef18 Big white-space c... |
1011 |
#define Ser4SSDR /* Ser. port 4 SSP Data Reg. */ \ |
8bde7f776 * Code cleanup: |
1012 |
(*((volatile Word *) io_p2v (_Ser4SSDR))) |
53677ef18 Big white-space c... |
1013 |
#define Ser4SSSR /* Ser. port 4 SSP Status Reg. */ \ |
8bde7f776 * Code cleanup: |
1014 |
(*((volatile Word *) io_p2v (_Ser4SSSR))) |
3b58acd4a Initial revision |
1015 1016 1017 |
#endif /* LANGUAGE == C */ #define SSCR0_DSS Fld (4, 0) /* Data Size - 1 Select [3..15] */ |
53677ef18 Big white-space c... |
1018 |
#define SSCR0_DataSize(Size) /* Data Size Select [4..16] */ \ |
8bde7f776 * Code cleanup: |
1019 |
(((Size) - 1) << FShft (SSCR0_DSS)) |
53677ef18 Big white-space c... |
1020 1021 1022 |
#define SSCR0_FRF Fld (2, 4) /* FRame Format */ #define SSCR0_Motorola /* Motorola Serial Peripheral */ \ /* Interface (SPI) format */ \ |
8bde7f776 * Code cleanup: |
1023 |
(0 << FShft (SSCR0_FRF)) |
53677ef18 Big white-space c... |
1024 1025 |
#define SSCR0_TI /* Texas Instruments Synchronous */ \ /* Serial format */ \ |
8bde7f776 * Code cleanup: |
1026 |
(1 << FShft (SSCR0_FRF)) |
53677ef18 Big white-space c... |
1027 |
#define SSCR0_National /* National Microwire format */ \ |
8bde7f776 * Code cleanup: |
1028 |
(2 << FShft (SSCR0_FRF)) |
53677ef18 Big white-space c... |
1029 |
#define SSCR0_SSE 0x00000080 /* SSP Enable */ |
3b58acd4a Initial revision |
1030 |
#define SSCR0_SCR Fld (8, 8) /* Serial Clock Rate divisor/2 - 1 */ |
53677ef18 Big white-space c... |
1031 1032 1033 |
/* fss = fxtl/(2*(SCR + 1)) */ /* Tss = 2*(SCR + 1)*Txtl */ #define SSCR0_SerClkDiv(Div) /* Serial Clock Divisor [2..512] */ \ |
8bde7f776 * Code cleanup: |
1034 1035 |
(((Div) - 2)/2 << FShft (SSCR0_SCR)) /* fss = fxtl/(2*Floor (Div/2)) */ |
53677ef18 Big white-space c... |
1036 |
/* Tss = 2*Floor (Div/2)*Txtl */ |
3b58acd4a Initial revision |
1037 |
#define SSCR0_CeilSerClkDiv(Div) /* Ceil. of SerClkDiv [2..512] */ \ |
8bde7f776 * Code cleanup: |
1038 1039 |
(((Div) - 1)/2 << FShft (SSCR0_SCR)) /* fss = fxtl/(2*Ceil (Div/2)) */ |
53677ef18 Big white-space c... |
1040 |
/* Tss = 2*Ceil (Div/2)*Txtl */ |
3b58acd4a Initial revision |
1041 1042 |
#define SSCR1_RIE 0x00000001 /* Receive FIFO 1/2-full or more */ |
53677ef18 Big white-space c... |
1043 |
/* Interrupt Enable */ |
3b58acd4a Initial revision |
1044 |
#define SSCR1_TIE 0x00000002 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
1045 1046 |
/* Interrupt Enable */ #define SSCR1_LBM 0x00000004 /* Look-Back Mode */ |
3b58acd4a Initial revision |
1047 |
#define SSCR1_SPO 0x00000008 /* Sample clock (SCLK) POlarity */ |
53677ef18 Big white-space c... |
1048 1049 1050 |
#define SSCR1_SClkIactL (SSCR1_SPO*0) /* Sample Clock Inactive Low */ #define SSCR1_SClkIactH (SSCR1_SPO*1) /* Sample Clock Inactive High */ #define SSCR1_SP 0x00000010 /* Sample clock (SCLK) Phase */ |
3b58acd4a Initial revision |
1051 |
#define SSCR1_SClk1P (SSCR1_SP*0) /* Sample Clock active 1 Period */ |
8bde7f776 * Code cleanup: |
1052 |
/* after frame (SFRM, 1st edge) */ |
3b58acd4a Initial revision |
1053 |
#define SSCR1_SClk1_2P (SSCR1_SP*1) /* Sample Clock active 1/2 Period */ |
8bde7f776 * Code cleanup: |
1054 |
/* after frame (SFRM, 1st edge) */ |
53677ef18 Big white-space c... |
1055 1056 1057 |
#define SSCR1_ECS 0x00000020 /* External Clock Select */ #define SSCR1_IntClk (SSCR1_ECS*0) /* Internal Clock */ #define SSCR1_ExtClk (SSCR1_ECS*1) /* External Clock (GPIO [19]) */ |
3b58acd4a Initial revision |
1058 |
|
53677ef18 Big white-space c... |
1059 |
#define SSDR_DATA Fld (16, 0) /* receive/transmit DATA FIFOs */ |
3b58acd4a Initial revision |
1060 1061 1062 |
#define SSSR_TNF 0x00000002 /* Transmit FIFO Not Full (read) */ #define SSSR_RNE 0x00000004 /* Receive FIFO Not Empty (read) */ |
53677ef18 Big white-space c... |
1063 |
#define SSSR_BSY 0x00000008 /* SSP BuSY (read) */ |
3b58acd4a Initial revision |
1064 |
#define SSSR_TFS 0x00000010 /* Transmit FIFO 1/2-full or less */ |
53677ef18 Big white-space c... |
1065 |
/* Service request (read) */ |
3b58acd4a Initial revision |
1066 |
#define SSSR_RFS 0x00000020 /* Receive FIFO 1/2-full or more */ |
53677ef18 Big white-space c... |
1067 1068 |
/* Service request (read) */ #define SSSR_ROR 0x00000040 /* Receive FIFO Over-Run */ |
3b58acd4a Initial revision |
1069 1070 1071 1072 1073 1074 |
/* * Operating System (OS) timer control registers * * Registers |
53677ef18 Big white-space c... |
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 |
* OSMR0 Operating System (OS) timer Match Register 0 * (read/write). * OSMR1 Operating System (OS) timer Match Register 1 * (read/write). * OSMR2 Operating System (OS) timer Match Register 2 * (read/write). * OSMR3 Operating System (OS) timer Match Register 3 * (read/write). * OSCR Operating System (OS) timer Counter Register * (read/write). * OSSR Operating System (OS) timer Status Register * (read/write). * OWER Operating System (OS) timer Watch-dog Enable Register * (read/write). * OIER Operating System (OS) timer Interrupt Enable Register * (read/write). |
3b58acd4a Initial revision |
1091 |
*/ |
53677ef18 Big white-space c... |
1092 |
#define _OSMR(Nb) /* OS timer Match Reg. [0..3] */ \ |
8bde7f776 * Code cleanup: |
1093 |
(0x90000000 + (Nb)*4) |
53677ef18 Big white-space c... |
1094 1095 1096 1097 1098 1099 1100 1101 |
#define _OSMR0 _OSMR (0) /* OS timer Match Reg. 0 */ #define _OSMR1 _OSMR (1) /* OS timer Match Reg. 1 */ #define _OSMR2 _OSMR (2) /* OS timer Match Reg. 2 */ #define _OSMR3 _OSMR (3) /* OS timer Match Reg. 3 */ #define _OSCR 0x90000010 /* OS timer Counter Reg. */ #define _OSSR 0x90000014 /* OS timer Status Reg. */ #define _OWER 0x90000018 /* OS timer Watch-dog Enable Reg. */ #define _OIER 0x9000001C /* OS timer Interrupt Enable Reg. */ |
3b58acd4a Initial revision |
1102 1103 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1104 |
#define OSMR /* OS timer Match Reg. [0..3] */ \ |
8bde7f776 * Code cleanup: |
1105 |
((volatile Word *) io_p2v (_OSMR (0))) |
53677ef18 Big white-space c... |
1106 1107 1108 1109 1110 |
#define OSMR0 (OSMR [0]) /* OS timer Match Reg. 0 */ #define OSMR1 (OSMR [1]) /* OS timer Match Reg. 1 */ #define OSMR2 (OSMR [2]) /* OS timer Match Reg. 2 */ #define OSMR3 (OSMR [3]) /* OS timer Match Reg. 3 */ #define OSCR /* OS timer Counter Reg. */ \ |
8bde7f776 * Code cleanup: |
1111 |
(*((volatile Word *) io_p2v (_OSCR))) |
53677ef18 Big white-space c... |
1112 |
#define OSSR /* OS timer Status Reg. */ \ |
8bde7f776 * Code cleanup: |
1113 |
(*((volatile Word *) io_p2v (_OSSR))) |
53677ef18 Big white-space c... |
1114 |
#define OWER /* OS timer Watch-dog Enable Reg. */ \ |
8bde7f776 * Code cleanup: |
1115 |
(*((volatile Word *) io_p2v (_OWER))) |
53677ef18 Big white-space c... |
1116 |
#define OIER /* OS timer Interrupt Enable Reg. */ \ |
8bde7f776 * Code cleanup: |
1117 |
(*((volatile Word *) io_p2v (_OIER))) |
3b58acd4a Initial revision |
1118 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1119 |
#define OSSR_M(Nb) /* Match detected [0..3] */ \ |
8bde7f776 * Code cleanup: |
1120 |
(0x00000001 << (Nb)) |
53677ef18 Big white-space c... |
1121 1122 1123 1124 |
#define OSSR_M0 OSSR_M (0) /* Match detected 0 */ #define OSSR_M1 OSSR_M (1) /* Match detected 1 */ #define OSSR_M2 OSSR_M (2) /* Match detected 2 */ #define OSSR_M3 OSSR_M (3) /* Match detected 3 */ |
3b58acd4a Initial revision |
1125 |
|
53677ef18 Big white-space c... |
1126 1127 |
#define OWER_WME 0x00000001 /* Watch-dog Match Enable */ /* (set only) */ |
3b58acd4a Initial revision |
1128 |
|
53677ef18 Big white-space c... |
1129 |
#define OIER_E(Nb) /* match interrupt Enable [0..3] */ \ |
8bde7f776 * Code cleanup: |
1130 |
(0x00000001 << (Nb)) |
53677ef18 Big white-space c... |
1131 1132 1133 1134 |
#define OIER_E0 OIER_E (0) /* match interrupt Enable 0 */ #define OIER_E1 OIER_E (1) /* match interrupt Enable 1 */ #define OIER_E2 OIER_E (2) /* match interrupt Enable 2 */ #define OIER_E3 OIER_E (3) /* match interrupt Enable 3 */ |
3b58acd4a Initial revision |
1135 1136 1137 1138 1139 1140 |
/* * Real-Time Clock (RTC) control registers * * Registers |
53677ef18 Big white-space c... |
1141 1142 1143 1144 |
* RTAR Real-Time Clock (RTC) Alarm Register (read/write). * RCNR Real-Time Clock (RTC) CouNt Register (read/write). * RTTR Real-Time Clock (RTC) Trim Register (read/write). * RTSR Real-Time Clock (RTC) Status Register (read/write). |
3b58acd4a Initial revision |
1145 1146 1147 |
* * Clocks * frtx, Trtx Frequency, period of the real-time clock crystal |
53677ef18 Big white-space c... |
1148 |
* (32.768 kHz nominal). |
3b58acd4a Initial revision |
1149 |
* frtc, Trtc Frequency, period of the real-time clock counter |
53677ef18 Big white-space c... |
1150 |
* (1 Hz nominal). |
3b58acd4a Initial revision |
1151 |
*/ |
53677ef18 Big white-space c... |
1152 1153 1154 1155 |
#define _RTAR 0x90010000 /* RTC Alarm Reg. */ #define _RCNR 0x90010004 /* RTC CouNt Reg. */ #define _RTTR 0x90010008 /* RTC Trim Reg. */ #define _RTSR 0x90010010 /* RTC Status Reg. */ |
3b58acd4a Initial revision |
1156 1157 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1158 |
#define RTAR /* RTC Alarm Reg. */ \ |
8bde7f776 * Code cleanup: |
1159 |
(*((volatile Word *) io_p2v (_RTAR))) |
53677ef18 Big white-space c... |
1160 |
#define RCNR /* RTC CouNt Reg. */ \ |
8bde7f776 * Code cleanup: |
1161 |
(*((volatile Word *) io_p2v (_RCNR))) |
53677ef18 Big white-space c... |
1162 |
#define RTTR /* RTC Trim Reg. */ \ |
8bde7f776 * Code cleanup: |
1163 |
(*((volatile Word *) io_p2v (_RTTR))) |
53677ef18 Big white-space c... |
1164 |
#define RTSR /* RTC Status Reg. */ \ |
8bde7f776 * Code cleanup: |
1165 |
(*((volatile Word *) io_p2v (_RTSR))) |
3b58acd4a Initial revision |
1166 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1167 1168 |
#define RTTR_C Fld (16, 0) /* clock divider Count - 1 */ #define RTTR_D Fld (10, 16) /* trim Delete count */ |
8bde7f776 * Code cleanup: |
1169 |
/* frtc = (1023*(C + 1) - D)*frtx/ */ |
53677ef18 Big white-space c... |
1170 |
/* (1023*(C + 1)^2) */ |
8bde7f776 * Code cleanup: |
1171 |
/* Trtc = (1023*(C + 1)^2)*Trtx/ */ |
53677ef18 Big white-space c... |
1172 |
/* (1023*(C + 1) - D) */ |
3b58acd4a Initial revision |
1173 |
|
53677ef18 Big white-space c... |
1174 1175 1176 1177 |
#define RTSR_AL 0x00000001 /* ALarm detected */ #define RTSR_HZ 0x00000002 /* 1 Hz clock detected */ #define RTSR_ALE 0x00000004 /* ALarm interrupt Enable */ #define RTSR_HZE 0x00000008 /* 1 Hz clock interrupt Enable */ |
3b58acd4a Initial revision |
1178 1179 1180 1181 1182 1183 |
/* * Power Manager (PM) control registers * * Registers |
53677ef18 Big white-space c... |
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 |
* PMCR Power Manager (PM) Control Register (read/write). * PSSR Power Manager (PM) Sleep Status Register (read/write). * PSPR Power Manager (PM) Scratch-Pad Register (read/write). * PWER Power Manager (PM) Wake-up Enable Register * (read/write). * PCFR Power Manager (PM) general ConFiguration Register * (read/write). * PPCR Power Manager (PM) Phase-Locked Loop (PLL) * Configuration Register (read/write). * PGSR Power Manager (PM) General-Purpose Input/Output (GPIO) * Sleep state Register (read/write, see GPIO pins). * POSR Power Manager (PM) Oscillator Status Register (read). |
3b58acd4a Initial revision |
1196 1197 1198 |
* * Clocks * fxtl, Txtl Frequency, period of the system crystal (3.6864 MHz |
53677ef18 Big white-space c... |
1199 |
* or 3.5795 MHz). |
3b58acd4a Initial revision |
1200 1201 |
* fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). */ |
53677ef18 Big white-space c... |
1202 1203 1204 1205 1206 1207 1208 1209 |
#define _PMCR 0x90020000 /* PM Control Reg. */ #define _PSSR 0x90020004 /* PM Sleep Status Reg. */ #define _PSPR 0x90020008 /* PM Scratch-Pad Reg. */ #define _PWER 0x9002000C /* PM Wake-up Enable Reg. */ #define _PCFR 0x90020010 /* PM general ConFiguration Reg. */ #define _PPCR 0x90020014 /* PM PLL Configuration Reg. */ #define _PGSR 0x90020018 /* PM GPIO Sleep state Reg. */ #define _POSR 0x9002001C /* PM Oscillator Status Reg. */ |
3b58acd4a Initial revision |
1210 1211 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1212 |
#define PMCR /* PM Control Reg. */ \ |
8bde7f776 * Code cleanup: |
1213 |
(*((volatile Word *) io_p2v (_PMCR))) |
53677ef18 Big white-space c... |
1214 |
#define PSSR /* PM Sleep Status Reg. */ \ |
8bde7f776 * Code cleanup: |
1215 |
(*((volatile Word *) io_p2v (_PSSR))) |
53677ef18 Big white-space c... |
1216 |
#define PSPR /* PM Scratch-Pad Reg. */ \ |
8bde7f776 * Code cleanup: |
1217 |
(*((volatile Word *) io_p2v (_PSPR))) |
53677ef18 Big white-space c... |
1218 |
#define PWER /* PM Wake-up Enable Reg. */ \ |
8bde7f776 * Code cleanup: |
1219 |
(*((volatile Word *) io_p2v (_PWER))) |
53677ef18 Big white-space c... |
1220 |
#define PCFR /* PM general ConFiguration Reg. */ \ |
8bde7f776 * Code cleanup: |
1221 |
(*((volatile Word *) io_p2v (_PCFR))) |
53677ef18 Big white-space c... |
1222 |
#define PPCR /* PM PLL Configuration Reg. */ \ |
8bde7f776 * Code cleanup: |
1223 |
(*((volatile Word *) io_p2v (_PPCR))) |
53677ef18 Big white-space c... |
1224 |
#define PGSR /* PM GPIO Sleep state Reg. */ \ |
8bde7f776 * Code cleanup: |
1225 |
(*((volatile Word *) io_p2v (_PGSR))) |
53677ef18 Big white-space c... |
1226 |
#define POSR /* PM Oscillator Status Reg. */ \ |
8bde7f776 * Code cleanup: |
1227 |
(*((volatile Word *) io_p2v (_POSR))) |
3b58acd4a Initial revision |
1228 1229 |
#elif LANGUAGE == Assembly |
53677ef18 Big white-space c... |
1230 1231 1232 1233 1234 1235 1236 1237 |
#define PMCR (io_p2v (_PMCR)) #define PSSR (io_p2v (_PSSR)) #define PSPR (io_p2v (_PSPR)) #define PWER (io_p2v (_PWER)) #define PCFR (io_p2v (_PCFR)) #define PPCR (io_p2v (_PPCR)) #define PGSR (io_p2v (_PGSR)) #define POSR (io_p2v (_POSR)) |
3b58acd4a Initial revision |
1238 1239 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1240 |
#define PMCR_SF 0x00000001 /* Sleep Force (set only) */ |
3b58acd4a Initial revision |
1241 |
|
53677ef18 Big white-space c... |
1242 1243 1244 |
#define PSSR_SS 0x00000001 /* Software Sleep */ #define PSSR_BFS 0x00000002 /* Battery Fault Status */ /* (BATT_FAULT) */ |
3b58acd4a Initial revision |
1245 |
#define PSSR_VFS 0x00000004 /* Vdd Fault Status (VDD_FAULT) */ |
53677ef18 Big white-space c... |
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 |
#define PSSR_DH 0x00000008 /* DRAM control Hold */ #define PSSR_PH 0x00000010 /* Peripheral control Hold */ #define PWER_GPIO(Nb) GPIO_GPIO (Nb) /* GPIO [0..27] wake-up enable */ #define PWER_GPIO0 PWER_GPIO (0) /* GPIO [0] wake-up enable */ #define PWER_GPIO1 PWER_GPIO (1) /* GPIO [1] wake-up enable */ #define PWER_GPIO2 PWER_GPIO (2) /* GPIO [2] wake-up enable */ #define PWER_GPIO3 PWER_GPIO (3) /* GPIO [3] wake-up enable */ #define PWER_GPIO4 PWER_GPIO (4) /* GPIO [4] wake-up enable */ #define PWER_GPIO5 PWER_GPIO (5) /* GPIO [5] wake-up enable */ #define PWER_GPIO6 PWER_GPIO (6) /* GPIO [6] wake-up enable */ #define PWER_GPIO7 PWER_GPIO (7) /* GPIO [7] wake-up enable */ #define PWER_GPIO8 PWER_GPIO (8) /* GPIO [8] wake-up enable */ #define PWER_GPIO9 PWER_GPIO (9) /* GPIO [9] wake-up enable */ #define PWER_GPIO10 PWER_GPIO (10) /* GPIO [10] wake-up enable */ #define PWER_GPIO11 PWER_GPIO (11) /* GPIO [11] wake-up enable */ #define PWER_GPIO12 PWER_GPIO (12) /* GPIO [12] wake-up enable */ #define PWER_GPIO13 PWER_GPIO (13) /* GPIO [13] wake-up enable */ #define PWER_GPIO14 PWER_GPIO (14) /* GPIO [14] wake-up enable */ #define PWER_GPIO15 PWER_GPIO (15) /* GPIO [15] wake-up enable */ #define PWER_GPIO16 PWER_GPIO (16) /* GPIO [16] wake-up enable */ #define PWER_GPIO17 PWER_GPIO (17) /* GPIO [17] wake-up enable */ #define PWER_GPIO18 PWER_GPIO (18) /* GPIO [18] wake-up enable */ #define PWER_GPIO19 PWER_GPIO (19) /* GPIO [19] wake-up enable */ #define PWER_GPIO20 PWER_GPIO (20) /* GPIO [20] wake-up enable */ #define PWER_GPIO21 PWER_GPIO (21) /* GPIO [21] wake-up enable */ #define PWER_GPIO22 PWER_GPIO (22) /* GPIO [22] wake-up enable */ #define PWER_GPIO23 PWER_GPIO (23) /* GPIO [23] wake-up enable */ #define PWER_GPIO24 PWER_GPIO (24) /* GPIO [24] wake-up enable */ #define PWER_GPIO25 PWER_GPIO (25) /* GPIO [25] wake-up enable */ #define PWER_GPIO26 PWER_GPIO (26) /* GPIO [26] wake-up enable */ #define PWER_GPIO27 PWER_GPIO (27) /* GPIO [27] wake-up enable */ #define PWER_RTC 0x80000000 /* RTC alarm wake-up enable */ |
3b58acd4a Initial revision |
1279 1280 1281 1282 |
#define PCFR_OPDE 0x00000001 /* Oscillator Power-Down Enable */ #define PCFR_ClkRun (PCFR_OPDE*0) /* Clock Running in sleep mode */ #define PCFR_ClkStp (PCFR_OPDE*1) /* Clock Stopped in sleep mode */ |
53677ef18 Big white-space c... |
1283 1284 1285 1286 |
#define PCFR_FP 0x00000002 /* Float PCMCIA pins */ #define PCFR_PCMCIANeg (PCFR_FP*0) /* PCMCIA pins Negated (1) */ #define PCFR_PCMCIAFlt (PCFR_FP*1) /* PCMCIA pins Floating */ #define PCFR_FS 0x00000004 /* Float Static memory pins */ |
3b58acd4a Initial revision |
1287 1288 |
#define PCFR_StMemNeg (PCFR_FS*0) /* Static Memory pins Negated (1) */ #define PCFR_StMemFlt (PCFR_FS*1) /* Static Memory pins Floating */ |
53677ef18 Big white-space c... |
1289 1290 |
#define PCFR_FO 0x00000008 /* Force RTC oscillator */ /* (32.768 kHz) enable On */ |
3b58acd4a Initial revision |
1291 |
|
53677ef18 Big white-space c... |
1292 1293 |
#define PPCR_CCF Fld (5, 0) /* CPU core Clock (CCLK) Freq. */ #define PPCR_Fx16 /* Freq. x 16 (fcpu = 16*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1294 |
(0x00 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1295 |
#define PPCR_Fx20 /* Freq. x 20 (fcpu = 20*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1296 |
(0x01 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1297 |
#define PPCR_Fx24 /* Freq. x 24 (fcpu = 24*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1298 |
(0x02 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1299 |
#define PPCR_Fx28 /* Freq. x 28 (fcpu = 28*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1300 |
(0x03 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1301 |
#define PPCR_Fx32 /* Freq. x 32 (fcpu = 32*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1302 |
(0x04 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1303 |
#define PPCR_Fx36 /* Freq. x 36 (fcpu = 36*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1304 |
(0x05 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1305 |
#define PPCR_Fx40 /* Freq. x 40 (fcpu = 40*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1306 |
(0x06 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1307 |
#define PPCR_Fx44 /* Freq. x 44 (fcpu = 44*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1308 |
(0x07 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1309 |
#define PPCR_Fx48 /* Freq. x 48 (fcpu = 48*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1310 |
(0x08 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1311 |
#define PPCR_Fx52 /* Freq. x 52 (fcpu = 52*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1312 |
(0x09 << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1313 |
#define PPCR_Fx56 /* Freq. x 56 (fcpu = 56*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1314 |
(0x0A << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1315 |
#define PPCR_Fx60 /* Freq. x 60 (fcpu = 60*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1316 |
(0x0B << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1317 |
#define PPCR_Fx64 /* Freq. x 64 (fcpu = 64*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1318 |
(0x0C << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1319 |
#define PPCR_Fx68 /* Freq. x 68 (fcpu = 68*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1320 |
(0x0D << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1321 |
#define PPCR_Fx72 /* Freq. x 72 (fcpu = 72*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1322 |
(0x0E << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1323 |
#define PPCR_Fx76 /* Freq. x 76 (fcpu = 76*fxtl) */ \ |
8bde7f776 * Code cleanup: |
1324 |
(0x0F << FShft (PPCR_CCF)) |
53677ef18 Big white-space c... |
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 |
/* 3.6864 MHz crystal (fxtl): */ #define PPCR_F59_0MHz PPCR_Fx16 /* Freq. (fcpu) = 59.0 MHz */ #define PPCR_F73_7MHz PPCR_Fx20 /* Freq. (fcpu) = 73.7 MHz */ #define PPCR_F88_5MHz PPCR_Fx24 /* Freq. (fcpu) = 88.5 MHz */ #define PPCR_F103_2MHz PPCR_Fx28 /* Freq. (fcpu) = 103.2 MHz */ #define PPCR_F118_0MHz PPCR_Fx32 /* Freq. (fcpu) = 118.0 MHz */ #define PPCR_F132_7MHz PPCR_Fx36 /* Freq. (fcpu) = 132.7 MHz */ #define PPCR_F147_5MHz PPCR_Fx40 /* Freq. (fcpu) = 147.5 MHz */ #define PPCR_F162_2MHz PPCR_Fx44 /* Freq. (fcpu) = 162.2 MHz */ #define PPCR_F176_9MHz PPCR_Fx48 /* Freq. (fcpu) = 176.9 MHz */ #define PPCR_F191_7MHz PPCR_Fx52 /* Freq. (fcpu) = 191.7 MHz */ #define PPCR_F206_4MHz PPCR_Fx56 /* Freq. (fcpu) = 206.4 MHz */ #define PPCR_F221_2MHz PPCR_Fx60 /* Freq. (fcpu) = 221.2 MHz */ #define PPCR_F239_6MHz PPCR_Fx64 /* Freq. (fcpu) = 239.6 MHz */ #define PPCR_F250_7MHz PPCR_Fx68 /* Freq. (fcpu) = 250.7 MHz */ #define PPCR_F265_4MHz PPCR_Fx72 /* Freq. (fcpu) = 265.4 MHz */ #define PPCR_F280_2MHz PPCR_Fx76 /* Freq. (fcpu) = 280.2 MHz */ /* 3.5795 MHz crystal (fxtl): */ #define PPCR_F57_3MHz PPCR_Fx16 /* Freq. (fcpu) = 57.3 MHz */ #define PPCR_F71_6MHz PPCR_Fx20 /* Freq. (fcpu) = 71.6 MHz */ #define PPCR_F85_9MHz PPCR_Fx24 /* Freq. (fcpu) = 85.9 MHz */ #define PPCR_F100_2MHz PPCR_Fx28 /* Freq. (fcpu) = 100.2 MHz */ #define PPCR_F114_5MHz PPCR_Fx32 /* Freq. (fcpu) = 114.5 MHz */ #define PPCR_F128_9MHz PPCR_Fx36 /* Freq. (fcpu) = 128.9 MHz */ #define PPCR_F143_2MHz PPCR_Fx40 /* Freq. (fcpu) = 143.2 MHz */ #define PPCR_F157_5MHz PPCR_Fx44 /* Freq. (fcpu) = 157.5 MHz */ #define PPCR_F171_8MHz PPCR_Fx48 /* Freq. (fcpu) = 171.8 MHz */ #define PPCR_F186_1MHz PPCR_Fx52 /* Freq. (fcpu) = 186.1 MHz */ #define PPCR_F200_5MHz PPCR_Fx56 /* Freq. (fcpu) = 200.5 MHz */ #define PPCR_F214_8MHz PPCR_Fx60 /* Freq. (fcpu) = 214.8 MHz */ #define PPCR_F229_1MHz PPCR_Fx64 /* Freq. (fcpu) = 229.1 MHz */ #define PPCR_F243_4MHz PPCR_Fx68 /* Freq. (fcpu) = 243.4 MHz */ #define PPCR_F257_7MHz PPCR_Fx72 /* Freq. (fcpu) = 257.7 MHz */ #define PPCR_F272_0MHz PPCR_Fx76 /* Freq. (fcpu) = 272.0 MHz */ |
3b58acd4a Initial revision |
1359 1360 1361 1362 1363 1364 1365 1366 |
#define POSR_OOK 0x00000001 /* RTC Oscillator (32.768 kHz) OK */ /* * Reset Controller (RC) control registers * * Registers |
53677ef18 Big white-space c... |
1367 1368 1369 |
* RSRR Reset Controller (RC) Software Reset Register * (read/write). * RCSR Reset Controller (RC) Status Register (read/write). |
3b58acd4a Initial revision |
1370 |
*/ |
53677ef18 Big white-space c... |
1371 1372 |
#define _RSRR 0x90030000 /* RC Software Reset Reg. */ #define _RCSR 0x90030004 /* RC Status Reg. */ |
3b58acd4a Initial revision |
1373 1374 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1375 |
#define RSRR /* RC Software Reset Reg. */ \ |
8bde7f776 * Code cleanup: |
1376 |
(*((volatile Word *) io_p2v (_RSRR))) |
53677ef18 Big white-space c... |
1377 |
#define RCSR /* RC Status Reg. */ \ |
8bde7f776 * Code cleanup: |
1378 |
(*((volatile Word *) io_p2v (_RCSR))) |
3b58acd4a Initial revision |
1379 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1380 |
#define RSRR_SWR 0x00000001 /* SoftWare Reset (set only) */ |
3b58acd4a Initial revision |
1381 |
|
53677ef18 Big white-space c... |
1382 1383 1384 1385 |
#define RCSR_HWR 0x00000001 /* HardWare Reset */ #define RCSR_SWR 0x00000002 /* SoftWare Reset */ #define RCSR_WDR 0x00000004 /* Watch-Dog Reset */ #define RCSR_SMR 0x00000008 /* Sleep-Mode Reset */ |
3b58acd4a Initial revision |
1386 1387 1388 1389 1390 1391 |
/* * Test unit control registers * * Registers |
53677ef18 Big white-space c... |
1392 |
* TUCR Test Unit Control Register (read/write). |
3b58acd4a Initial revision |
1393 |
*/ |
53677ef18 Big white-space c... |
1394 |
#define _TUCR 0x90030008 /* Test Unit Control Reg. */ |
3b58acd4a Initial revision |
1395 1396 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1397 |
#define TUCR /* Test Unit Control Reg. */ \ |
8bde7f776 * Code cleanup: |
1398 |
(*((volatile Word *) io_p2v (_TUCR))) |
3b58acd4a Initial revision |
1399 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1400 1401 1402 1403 1404 1405 |
#define TUCR_TIC 0x00000040 /* TIC mode */ #define TUCR_TTST 0x00000080 /* Trim TeST mode */ #define TUCR_RCRC 0x00000100 /* Richard's Cyclic Redundancy */ /* Check */ #define TUCR_PMD 0x00000200 /* Power Management Disable */ #define TUCR_MR 0x00000400 /* Memory Request mode */ |
3b58acd4a Initial revision |
1406 1407 |
#define TUCR_NoMB (TUCR_MR*0) /* No Memory Bus request & grant */ #define TUCR_MBGPIO (TUCR_MR*1) /* Memory Bus request (MBREQ) & */ |
8bde7f776 * Code cleanup: |
1408 |
/* grant (MBGNT) on GPIO [22:21] */ |
53677ef18 Big white-space c... |
1409 1410 |
#define TUCR_CTB Fld (3, 20) /* Clock Test Bits */ #define TUCR_FDC 0x00800000 /* RTC Force Delete Count */ |
3b58acd4a Initial revision |
1411 1412 |
#define TUCR_FMC 0x01000000 /* Force Michelle's Control mode */ #define TUCR_TMC 0x02000000 /* RTC Trimmer Multiplexer Control */ |
53677ef18 Big white-space c... |
1413 |
#define TUCR_DPS 0x04000000 /* Disallow Pad Sleep */ |
3b58acd4a Initial revision |
1414 |
#define TUCR_TSEL Fld (3, 29) /* clock Test SELect on GPIO [27] */ |
53677ef18 Big white-space c... |
1415 |
#define TUCR_32_768kHz /* 32.768 kHz osc. on GPIO [27] */ \ |
8bde7f776 * Code cleanup: |
1416 |
(0 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1417 |
#define TUCR_3_6864MHz /* 3.6864 MHz osc. on GPIO [27] */ \ |
8bde7f776 * Code cleanup: |
1418 |
(1 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1419 |
#define TUCR_VDD /* VDD ring osc./16 on GPIO [27] */ \ |
8bde7f776 * Code cleanup: |
1420 |
(2 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1421 |
#define TUCR_96MHzPLL /* 96 MHz PLL/4 on GPIO [27] */ \ |
8bde7f776 * Code cleanup: |
1422 |
(3 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1423 1424 |
#define TUCR_Clock /* internal (fcpu/2) & 32.768 kHz */ \ /* Clocks on GPIO [26:27] */ \ |
8bde7f776 * Code cleanup: |
1425 |
(4 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1426 1427 |
#define TUCR_3_6864MHzA /* 3.6864 MHz osc. on GPIO [27] */ \ /* (Alternative) */ \ |
8bde7f776 * Code cleanup: |
1428 |
(5 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1429 |
#define TUCR_MainPLL /* Main PLL/16 on GPIO [27] */ \ |
8bde7f776 * Code cleanup: |
1430 |
(6 << FShft (TUCR_TSEL)) |
53677ef18 Big white-space c... |
1431 |
#define TUCR_VDDL /* VDDL ring osc./4 on GPIO [27] */ \ |
8bde7f776 * Code cleanup: |
1432 |
(7 << FShft (TUCR_TSEL)) |
3b58acd4a Initial revision |
1433 1434 1435 1436 1437 1438 |
/* * General-Purpose Input/Output (GPIO) control registers * * Registers |
53677ef18 Big white-space c... |
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 |
* GPLR General-Purpose Input/Output (GPIO) Pin Level * Register (read). * GPDR General-Purpose Input/Output (GPIO) Pin Direction * Register (read/write). * GPSR General-Purpose Input/Output (GPIO) Pin output Set * Register (write). * GPCR General-Purpose Input/Output (GPIO) Pin output Clear * Register (write). * GRER General-Purpose Input/Output (GPIO) Rising-Edge * detect Register (read/write). * GFER General-Purpose Input/Output (GPIO) Falling-Edge * detect Register (read/write). * GEDR General-Purpose Input/Output (GPIO) Edge Detect * status Register (read/write). * GAFR General-Purpose Input/Output (GPIO) Alternate * Function Register (read/write). |
3b58acd4a Initial revision |
1455 1456 1457 1458 |
* * Clock * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). */ |
53677ef18 Big white-space c... |
1459 1460 1461 1462 1463 1464 1465 1466 |
#define _GPLR 0x90040000 /* GPIO Pin Level Reg. */ #define _GPDR 0x90040004 /* GPIO Pin Direction Reg. */ #define _GPSR 0x90040008 /* GPIO Pin output Set Reg. */ #define _GPCR 0x9004000C /* GPIO Pin output Clear Reg. */ #define _GRER 0x90040010 /* GPIO Rising-Edge detect Reg. */ #define _GFER 0x90040014 /* GPIO Falling-Edge detect Reg. */ #define _GEDR 0x90040018 /* GPIO Edge Detect status Reg. */ #define _GAFR 0x9004001C /* GPIO Alternate Function Reg. */ |
3b58acd4a Initial revision |
1467 1468 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1469 |
#define GPLR /* GPIO Pin Level Reg. */ \ |
8bde7f776 * Code cleanup: |
1470 |
(*((volatile Word *) io_p2v (_GPLR))) |
53677ef18 Big white-space c... |
1471 |
#define GPDR /* GPIO Pin Direction Reg. */ \ |
8bde7f776 * Code cleanup: |
1472 |
(*((volatile Word *) io_p2v (_GPDR))) |
53677ef18 Big white-space c... |
1473 |
#define GPSR /* GPIO Pin output Set Reg. */ \ |
8bde7f776 * Code cleanup: |
1474 |
(*((volatile Word *) io_p2v (_GPSR))) |
53677ef18 Big white-space c... |
1475 |
#define GPCR /* GPIO Pin output Clear Reg. */ \ |
8bde7f776 * Code cleanup: |
1476 |
(*((volatile Word *) io_p2v (_GPCR))) |
53677ef18 Big white-space c... |
1477 |
#define GRER /* GPIO Rising-Edge detect Reg. */ \ |
8bde7f776 * Code cleanup: |
1478 |
(*((volatile Word *) io_p2v (_GRER))) |
53677ef18 Big white-space c... |
1479 |
#define GFER /* GPIO Falling-Edge detect Reg. */ \ |
8bde7f776 * Code cleanup: |
1480 |
(*((volatile Word *) io_p2v (_GFER))) |
53677ef18 Big white-space c... |
1481 |
#define GEDR /* GPIO Edge Detect status Reg. */ \ |
8bde7f776 * Code cleanup: |
1482 |
(*((volatile Word *) io_p2v (_GEDR))) |
53677ef18 Big white-space c... |
1483 |
#define GAFR /* GPIO Alternate Function Reg. */ \ |
8bde7f776 * Code cleanup: |
1484 |
(*((volatile Word *) io_p2v (_GAFR))) |
3b58acd4a Initial revision |
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 |
#elif LANGUAGE == Assembly #define GPLR (io_p2v (_GPLR)) #define GPDR (io_p2v (_GPDR)) #define GPSR (io_p2v (_GPSR)) #define GPCR (io_p2v (_GPCR)) #define GRER (io_p2v (_GRER)) #define GFER (io_p2v (_GFER)) #define GEDR (io_p2v (_GEDR)) #define GAFR (io_p2v (_GAFR)) #endif /* LANGUAGE == C */ #define GPIO_MIN (0) #define GPIO_MAX (27) |
53677ef18 Big white-space c... |
1500 |
#define GPIO_GPIO(Nb) /* GPIO [0..27] */ \ |
8bde7f776 * Code cleanup: |
1501 |
(0x00000001 << (Nb)) |
53677ef18 Big white-space c... |
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 |
#define GPIO_GPIO0 GPIO_GPIO (0) /* GPIO [0] */ #define GPIO_GPIO1 GPIO_GPIO (1) /* GPIO [1] */ #define GPIO_GPIO2 GPIO_GPIO (2) /* GPIO [2] */ #define GPIO_GPIO3 GPIO_GPIO (3) /* GPIO [3] */ #define GPIO_GPIO4 GPIO_GPIO (4) /* GPIO [4] */ #define GPIO_GPIO5 GPIO_GPIO (5) /* GPIO [5] */ #define GPIO_GPIO6 GPIO_GPIO (6) /* GPIO [6] */ #define GPIO_GPIO7 GPIO_GPIO (7) /* GPIO [7] */ #define GPIO_GPIO8 GPIO_GPIO (8) /* GPIO [8] */ #define GPIO_GPIO9 GPIO_GPIO (9) /* GPIO [9] */ #define GPIO_GPIO10 GPIO_GPIO (10) /* GPIO [10] */ #define GPIO_GPIO11 GPIO_GPIO (11) /* GPIO [11] */ #define GPIO_GPIO12 GPIO_GPIO (12) /* GPIO [12] */ #define GPIO_GPIO13 GPIO_GPIO (13) /* GPIO [13] */ #define GPIO_GPIO14 GPIO_GPIO (14) /* GPIO [14] */ #define GPIO_GPIO15 GPIO_GPIO (15) /* GPIO [15] */ #define GPIO_GPIO16 GPIO_GPIO (16) /* GPIO [16] */ #define GPIO_GPIO17 GPIO_GPIO (17) /* GPIO [17] */ #define GPIO_GPIO18 GPIO_GPIO (18) /* GPIO [18] */ #define GPIO_GPIO19 GPIO_GPIO (19) /* GPIO [19] */ #define GPIO_GPIO20 GPIO_GPIO (20) /* GPIO [20] */ #define GPIO_GPIO21 GPIO_GPIO (21) /* GPIO [21] */ #define GPIO_GPIO22 GPIO_GPIO (22) /* GPIO [22] */ #define GPIO_GPIO23 GPIO_GPIO (23) /* GPIO [23] */ #define GPIO_GPIO24 GPIO_GPIO (24) /* GPIO [24] */ #define GPIO_GPIO25 GPIO_GPIO (25) /* GPIO [25] */ #define GPIO_GPIO26 GPIO_GPIO (26) /* GPIO [26] */ #define GPIO_GPIO27 GPIO_GPIO (27) /* GPIO [27] */ #define GPIO_LDD(Nb) /* LCD Data [8..15] (O) */ \ |
8bde7f776 * Code cleanup: |
1532 |
GPIO_GPIO ((Nb) - 6) |
53677ef18 Big white-space c... |
1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 |
#define GPIO_LDD8 GPIO_LDD (8) /* LCD Data [8] (O) */ #define GPIO_LDD9 GPIO_LDD (9) /* LCD Data [9] (O) */ #define GPIO_LDD10 GPIO_LDD (10) /* LCD Data [10] (O) */ #define GPIO_LDD11 GPIO_LDD (11) /* LCD Data [11] (O) */ #define GPIO_LDD12 GPIO_LDD (12) /* LCD Data [12] (O) */ #define GPIO_LDD13 GPIO_LDD (13) /* LCD Data [13] (O) */ #define GPIO_LDD14 GPIO_LDD (14) /* LCD Data [14] (O) */ #define GPIO_LDD15 GPIO_LDD (15) /* LCD Data [15] (O) */ /* ser. port 4: */ #define GPIO_SSP_TXD GPIO_GPIO (10) /* SSP Transmit Data (O) */ #define GPIO_SSP_RXD GPIO_GPIO (11) /* SSP Receive Data (I) */ #define GPIO_SSP_SCLK GPIO_GPIO (12) /* SSP Sample CLocK (O) */ #define GPIO_SSP_SFRM GPIO_GPIO (13) /* SSP Sample FRaMe (O) */ /* ser. port 1: */ #define GPIO_UART_TXD GPIO_GPIO (14) /* UART Transmit Data (O) */ #define GPIO_UART_RXD GPIO_GPIO (15) /* UART Receive Data (I) */ #define GPIO_SDLC_SCLK GPIO_GPIO (16) /* SDLC Sample CLocK (I/O) */ #define GPIO_SDLC_AAF GPIO_GPIO (17) /* SDLC Abort After Frame (O) */ #define GPIO_UART_SCLK1 GPIO_GPIO (18) /* UART Sample CLocK 1 (I) */ /* ser. port 4: */ #define GPIO_SSP_CLK GPIO_GPIO (19) /* SSP external CLocK (I) */ /* ser. port 3: */ #define GPIO_UART_SCLK3 GPIO_GPIO (20) /* UART Sample CLocK 3 (I) */ /* ser. port 4: */ #define GPIO_MCP_CLK GPIO_GPIO (21) /* MCP CLocK (I) */ /* test controller: */ #define GPIO_TIC_ACK GPIO_GPIO (21) /* TIC ACKnowledge (O) */ #define GPIO_MBGNT GPIO_GPIO (21) /* Memory Bus GraNT (O) */ #define GPIO_TREQA GPIO_GPIO (22) /* TIC REQuest A (I) */ #define GPIO_MBREQ GPIO_GPIO (22) /* Memory Bus REQuest (I) */ #define GPIO_TREQB GPIO_GPIO (23) /* TIC REQuest B (I) */ #define GPIO_1Hz GPIO_GPIO (25) /* 1 Hz clock (O) */ |
3b58acd4a Initial revision |
1565 |
#define GPIO_RCLK GPIO_GPIO (26) /* internal (R) CLocK (O, fcpu/2) */ |
53677ef18 Big white-space c... |
1566 |
#define GPIO_32_768kHz GPIO_GPIO (27) /* 32.768 kHz clock (O, RTC) */ |
3b58acd4a Initial revision |
1567 |
|
53677ef18 Big white-space c... |
1568 1569 |
#define GPDR_In 0 /* Input */ #define GPDR_Out 1 /* Output */ |
3b58acd4a Initial revision |
1570 1571 1572 1573 1574 1575 |
/* * Interrupt Controller (IC) control registers * * Registers |
53677ef18 Big white-space c... |
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 |
* ICIP Interrupt Controller (IC) Interrupt ReQuest (IRQ) * Pending register (read). * ICMR Interrupt Controller (IC) Mask Register (read/write). * ICLR Interrupt Controller (IC) Level Register (read/write). * ICCR Interrupt Controller (IC) Control Register * (read/write). * [The ICCR register is only implemented in versions 2.0 * (rev. = 8) and higher of the StrongARM SA-1100.] * ICFP Interrupt Controller (IC) Fast Interrupt reQuest * (FIQ) Pending register (read). * ICPR Interrupt Controller (IC) Pending Register (read). * [The ICPR register is active low (inverted) in * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the * StrongARM SA-1100, it is active high (non-inverted) in * versions 2.0 (rev. = 8) and higher.] |
3b58acd4a Initial revision |
1591 |
*/ |
53677ef18 Big white-space c... |
1592 1593 1594 1595 1596 1597 |
#define _ICIP 0x90050000 /* IC IRQ Pending reg. */ #define _ICMR 0x90050004 /* IC Mask Reg. */ #define _ICLR 0x90050008 /* IC Level Reg. */ #define _ICCR 0x9005000C /* IC Control Reg. */ #define _ICFP 0x90050010 /* IC FIQ Pending reg. */ #define _ICPR 0x90050020 /* IC Pending Reg. */ |
3b58acd4a Initial revision |
1598 1599 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1600 |
#define ICIP /* IC IRQ Pending reg. */ \ |
8bde7f776 * Code cleanup: |
1601 |
(*((volatile Word *) io_p2v (_ICIP))) |
53677ef18 Big white-space c... |
1602 |
#define ICMR /* IC Mask Reg. */ \ |
8bde7f776 * Code cleanup: |
1603 |
(*((volatile Word *) io_p2v (_ICMR))) |
53677ef18 Big white-space c... |
1604 |
#define ICLR /* IC Level Reg. */ \ |
8bde7f776 * Code cleanup: |
1605 |
(*((volatile Word *) io_p2v (_ICLR))) |
53677ef18 Big white-space c... |
1606 |
#define ICCR /* IC Control Reg. */ \ |
8bde7f776 * Code cleanup: |
1607 |
(*((volatile Word *) io_p2v (_ICCR))) |
53677ef18 Big white-space c... |
1608 |
#define ICFP /* IC FIQ Pending reg. */ \ |
8bde7f776 * Code cleanup: |
1609 |
(*((volatile Word *) io_p2v (_ICFP))) |
53677ef18 Big white-space c... |
1610 |
#define ICPR /* IC Pending Reg. */ \ |
8bde7f776 * Code cleanup: |
1611 |
(*((volatile Word *) io_p2v (_ICPR))) |
3b58acd4a Initial revision |
1612 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1613 |
#define IC_GPIO(Nb) /* GPIO [0..10] */ \ |
8bde7f776 * Code cleanup: |
1614 |
(0x00000001 << (Nb)) |
53677ef18 Big white-space c... |
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 |
#define IC_GPIO0 IC_GPIO (0) /* GPIO [0] */ #define IC_GPIO1 IC_GPIO (1) /* GPIO [1] */ #define IC_GPIO2 IC_GPIO (2) /* GPIO [2] */ #define IC_GPIO3 IC_GPIO (3) /* GPIO [3] */ #define IC_GPIO4 IC_GPIO (4) /* GPIO [4] */ #define IC_GPIO5 IC_GPIO (5) /* GPIO [5] */ #define IC_GPIO6 IC_GPIO (6) /* GPIO [6] */ #define IC_GPIO7 IC_GPIO (7) /* GPIO [7] */ #define IC_GPIO8 IC_GPIO (8) /* GPIO [8] */ #define IC_GPIO9 IC_GPIO (9) /* GPIO [9] */ #define IC_GPIO10 IC_GPIO (10) /* GPIO [10] */ #define IC_GPIO11_27 0x00000800 /* GPIO [11:27] (ORed) */ #define IC_LCD 0x00001000 /* LCD controller */ #define IC_Ser0UDC 0x00002000 /* Ser. port 0 UDC */ #define IC_Ser1SDLC 0x00004000 /* Ser. port 1 SDLC */ #define IC_Ser1UART 0x00008000 /* Ser. port 1 UART */ #define IC_Ser2ICP 0x00010000 /* Ser. port 2 ICP */ #define IC_Ser3UART 0x00020000 /* Ser. port 3 UART */ #define IC_Ser4MCP 0x00040000 /* Ser. port 4 MCP */ #define IC_Ser4SSP 0x00080000 /* Ser. port 4 SSP */ #define IC_DMA(Nb) /* DMA controller channel [0..5] */ \ |
8bde7f776 * Code cleanup: |
1636 |
(0x00100000 << (Nb)) |
53677ef18 Big white-space c... |
1637 1638 1639 1640 1641 1642 1643 |
#define IC_DMA0 IC_DMA (0) /* DMA controller channel 0 */ #define IC_DMA1 IC_DMA (1) /* DMA controller channel 1 */ #define IC_DMA2 IC_DMA (2) /* DMA controller channel 2 */ #define IC_DMA3 IC_DMA (3) /* DMA controller channel 3 */ #define IC_DMA4 IC_DMA (4) /* DMA controller channel 4 */ #define IC_DMA5 IC_DMA (5) /* DMA controller channel 5 */ #define IC_OST(Nb) /* OS Timer match [0..3] */ \ |
8bde7f776 * Code cleanup: |
1644 |
(0x04000000 << (Nb)) |
53677ef18 Big white-space c... |
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 |
#define IC_OST0 IC_OST (0) /* OS Timer match 0 */ #define IC_OST1 IC_OST (1) /* OS Timer match 1 */ #define IC_OST2 IC_OST (2) /* OS Timer match 2 */ #define IC_OST3 IC_OST (3) /* OS Timer match 3 */ #define IC_RTC1Hz 0x40000000 /* RTC 1 Hz clock */ #define IC_RTCAlrm 0x80000000 /* RTC Alarm */ #define ICLR_IRQ 0 /* Interrupt ReQuest */ #define ICLR_FIQ 1 /* Fast Interrupt reQuest */ #define ICCR_DIM 0x00000001 /* Disable Idle-mode interrupt */ /* Mask */ |
3b58acd4a Initial revision |
1657 |
#define ICCR_IdleAllInt (ICCR_DIM*0) /* Idle-mode All Interrupt enable */ |
53677ef18 Big white-space c... |
1658 |
/* (ICMR ignored) */ |
3b58acd4a Initial revision |
1659 |
#define ICCR_IdleMskInt (ICCR_DIM*1) /* Idle-mode non-Masked Interrupt */ |
53677ef18 Big white-space c... |
1660 |
/* enable (ICMR used) */ |
3b58acd4a Initial revision |
1661 1662 1663 1664 1665 1666 |
/* * Peripheral Pin Controller (PPC) control registers * * Registers |
53677ef18 Big white-space c... |
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 |
* PPDR Peripheral Pin Controller (PPC) Pin Direction * Register (read/write). * PPSR Peripheral Pin Controller (PPC) Pin State Register * (read/write). * PPAR Peripheral Pin Controller (PPC) Pin Assignment * Register (read/write). * PSDR Peripheral Pin Controller (PPC) Sleep-mode pin * Direction Register (read/write). * PPFR Peripheral Pin Controller (PPC) Pin Flag Register * (read). |
3b58acd4a Initial revision |
1677 |
*/ |
53677ef18 Big white-space c... |
1678 1679 1680 1681 1682 1683 |
#define _PPDR 0x90060000 /* PPC Pin Direction Reg. */ #define _PPSR 0x90060004 /* PPC Pin State Reg. */ #define _PPAR 0x90060008 /* PPC Pin Assignment Reg. */ #define _PSDR 0x9006000C /* PPC Sleep-mode pin Direction */ /* Reg. */ #define _PPFR 0x90060010 /* PPC Pin Flag Reg. */ |
3b58acd4a Initial revision |
1684 1685 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1686 |
#define PPDR /* PPC Pin Direction Reg. */ \ |
8bde7f776 * Code cleanup: |
1687 |
(*((volatile Word *) io_p2v (_PPDR))) |
53677ef18 Big white-space c... |
1688 |
#define PPSR /* PPC Pin State Reg. */ \ |
8bde7f776 * Code cleanup: |
1689 |
(*((volatile Word *) io_p2v (_PPSR))) |
53677ef18 Big white-space c... |
1690 |
#define PPAR /* PPC Pin Assignment Reg. */ \ |
8bde7f776 * Code cleanup: |
1691 |
(*((volatile Word *) io_p2v (_PPAR))) |
53677ef18 Big white-space c... |
1692 1693 |
#define PSDR /* PPC Sleep-mode pin Direction */ \ /* Reg. */ \ |
8bde7f776 * Code cleanup: |
1694 |
(*((volatile Word *) io_p2v (_PSDR))) |
53677ef18 Big white-space c... |
1695 |
#define PPFR /* PPC Pin Flag Reg. */ \ |
8bde7f776 * Code cleanup: |
1696 |
(*((volatile Word *) io_p2v (_PPFR))) |
3b58acd4a Initial revision |
1697 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1698 |
#define PPC_LDD(Nb) /* LCD Data [0..7] */ \ |
8bde7f776 * Code cleanup: |
1699 |
(0x00000001 << (Nb)) |
53677ef18 Big white-space c... |
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 |
#define PPC_LDD0 PPC_LDD (0) /* LCD Data [0] */ #define PPC_LDD1 PPC_LDD (1) /* LCD Data [1] */ #define PPC_LDD2 PPC_LDD (2) /* LCD Data [2] */ #define PPC_LDD3 PPC_LDD (3) /* LCD Data [3] */ #define PPC_LDD4 PPC_LDD (4) /* LCD Data [4] */ #define PPC_LDD5 PPC_LDD (5) /* LCD Data [5] */ #define PPC_LDD6 PPC_LDD (6) /* LCD Data [6] */ #define PPC_LDD7 PPC_LDD (7) /* LCD Data [7] */ #define PPC_L_PCLK 0x00000100 /* LCD Pixel CLocK */ #define PPC_L_LCLK 0x00000200 /* LCD Line CLocK */ #define PPC_L_FCLK 0x00000400 /* LCD Frame CLocK */ #define PPC_L_BIAS 0x00000800 /* LCD AC BIAS */ /* ser. port 1: */ #define PPC_TXD1 0x00001000 /* SDLC/UART Transmit Data 1 */ #define PPC_RXD1 0x00002000 /* SDLC/UART Receive Data 1 */ /* ser. port 2: */ #define PPC_TXD2 0x00004000 /* IPC Transmit Data 2 */ #define PPC_RXD2 0x00008000 /* IPC Receive Data 2 */ /* ser. port 3: */ #define PPC_TXD3 0x00010000 /* UART Transmit Data 3 */ #define PPC_RXD3 0x00020000 /* UART Receive Data 3 */ /* ser. port 4: */ #define PPC_TXD4 0x00040000 /* MCP/SSP Transmit Data 4 */ #define PPC_RXD4 0x00080000 /* MCP/SSP Receive Data 4 */ #define PPC_SCLK 0x00100000 /* MCP/SSP Sample CLocK */ #define PPC_SFRM 0x00200000 /* MCP/SSP Sample FRaMe */ #define PPDR_In 0 /* Input */ #define PPDR_Out 1 /* Output */ /* ser. port 1: */ #define PPAR_UPR 0x00001000 /* UART Pin Reassignment */ #define PPAR_UARTTR (PPAR_UPR*0) /* UART on TXD_1 & RXD_1 */ #define PPAR_UARTGPIO (PPAR_UPR*1) /* UART on GPIO [14:15] */ /* ser. port 4: */ #define PPAR_SPR 0x00040000 /* SSP Pin Reassignment */ |
3b58acd4a Initial revision |
1736 |
#define PPAR_SSPTRSS (PPAR_SPR*0) /* SSP on TXD_C, RXD_C, SCLK_C, */ |
53677ef18 Big white-space c... |
1737 1738 |
/* & SFRM_C */ #define PPAR_SSPGPIO (PPAR_SPR*1) /* SSP on GPIO [10:13] */ |
3b58acd4a Initial revision |
1739 |
|
53677ef18 Big white-space c... |
1740 1741 |
#define PSDR_OutL 0 /* Output Low in sleep mode */ #define PSDR_Flt 1 /* Floating (input) in sleep mode */ |
3b58acd4a Initial revision |
1742 |
|
53677ef18 Big white-space c... |
1743 |
#define PPFR_LCD 0x00000001 /* LCD controller */ |
3b58acd4a Initial revision |
1744 1745 |
#define PPFR_SP1TX 0x00001000 /* Ser. Port 1 SDLC/UART Transmit */ #define PPFR_SP1RX 0x00002000 /* Ser. Port 1 SDLC/UART Receive */ |
53677ef18 Big white-space c... |
1746 1747 1748 1749 1750 1751 1752 |
#define PPFR_SP2TX 0x00004000 /* Ser. Port 2 ICP Transmit */ #define PPFR_SP2RX 0x00008000 /* Ser. Port 2 ICP Receive */ #define PPFR_SP3TX 0x00010000 /* Ser. Port 3 UART Transmit */ #define PPFR_SP3RX 0x00020000 /* Ser. Port 3 UART Receive */ #define PPFR_SP4 0x00040000 /* Ser. Port 4 MCP/SSP */ #define PPFR_PerEn 0 /* Peripheral Enabled */ #define PPFR_PPCEn 1 /* PPC Enabled */ |
3b58acd4a Initial revision |
1753 1754 1755 1756 1757 1758 |
/* * Dynamic Random-Access Memory (DRAM) control registers * * Registers |
53677ef18 Big white-space c... |
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 |
* MDCNFG Memory system: Dynamic Random-Access Memory (DRAM) * CoNFiGuration register (read/write). * MDCAS0 Memory system: Dynamic Random-Access Memory (DRAM) * Column Address Strobe (CAS) shift register 0 * (read/write). * MDCAS1 Memory system: Dynamic Random-Access Memory (DRAM) * Column Address Strobe (CAS) shift register 1 * (read/write). * MDCAS2 Memory system: Dynamic Random-Access Memory (DRAM) * Column Address Strobe (CAS) shift register 2 * (read/write). |
3b58acd4a Initial revision |
1770 1771 1772 1773 1774 1775 |
* * Clocks * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). * fcas, Tcas Frequency, period of the DRAM CAS shift registers. */ |
53677ef18 Big white-space c... |
1776 1777 1778 |
/* Memory system: */ #define _MDCNFG 0xA0000000 /* DRAM CoNFiGuration reg. */ #define _MDCAS(Nb) /* DRAM CAS shift reg. [0..3] */ \ |
8bde7f776 * Code cleanup: |
1779 |
(0xA0000004 + (Nb)*4) |
53677ef18 Big white-space c... |
1780 1781 1782 |
#define _MDCAS0 _MDCAS (0) /* DRAM CAS shift reg. 0 */ #define _MDCAS1 _MDCAS (1) /* DRAM CAS shift reg. 1 */ #define _MDCAS2 _MDCAS (2) /* DRAM CAS shift reg. 2 */ |
3b58acd4a Initial revision |
1783 1784 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1785 1786 |
/* Memory system: */ #define MDCNFG /* DRAM CoNFiGuration reg. */ \ |
8bde7f776 * Code cleanup: |
1787 |
(*((volatile Word *) io_p2v (_MDCNFG))) |
53677ef18 Big white-space c... |
1788 |
#define MDCAS /* DRAM CAS shift reg. [0..3] */ \ |
8bde7f776 * Code cleanup: |
1789 |
((volatile Word *) io_p2v (_MDCAS (0))) |
53677ef18 Big white-space c... |
1790 1791 1792 |
#define MDCAS0 (MDCAS [0]) /* DRAM CAS shift reg. 0 */ #define MDCAS1 (MDCAS [1]) /* DRAM CAS shift reg. 1 */ #define MDCAS2 (MDCAS [2]) /* DRAM CAS shift reg. 2 */ |
3b58acd4a Initial revision |
1793 1794 1795 1796 1797 1798 1799 1800 |
#elif LANGUAGE == Assembly #define MDCNFG (io_p2v(_MDCNFG)) #endif /* LANGUAGE == C */ /* SA1100 MDCNFG values */ |
53677ef18 Big white-space c... |
1801 |
#define MDCNFG_DE(Nb) /* DRAM Enable bank [0..3] */ \ |
8bde7f776 * Code cleanup: |
1802 |
(0x00000001 << (Nb)) |
53677ef18 Big white-space c... |
1803 1804 1805 1806 1807 1808 |
#define MDCNFG_DE0 MDCNFG_DE (0) /* DRAM Enable bank 0 */ #define MDCNFG_DE1 MDCNFG_DE (1) /* DRAM Enable bank 1 */ #define MDCNFG_DE2 MDCNFG_DE (2) /* DRAM Enable bank 2 */ #define MDCNFG_DE3 MDCNFG_DE (3) /* DRAM Enable bank 3 */ #define MDCNFG_DRAC Fld (2, 4) /* DRAM Row Address Count - 9 */ #define MDCNFG_RowAdd(Add) /* Row Address count [9..12] */ \ |
8bde7f776 * Code cleanup: |
1809 |
(((Add) - 9) << FShft (MDCNFG_DRAC)) |
3b58acd4a Initial revision |
1810 |
#define MDCNFG_CDB2 0x00000040 /* shift reg. Clock Divide By 2 */ |
53677ef18 Big white-space c... |
1811 |
/* (fcas = fcpu/2) */ |
3b58acd4a Initial revision |
1812 |
#define MDCNFG_TRP Fld (4, 7) /* Time RAS Pre-charge - 1 [Tmem] */ |
53677ef18 Big white-space c... |
1813 |
#define MDCNFG_PrChrg(Tcpu) /* Pre-Charge time [2..32 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1814 |
(((Tcpu) - 2)/2 << FShft (MDCNFG_TRP)) |
53677ef18 Big white-space c... |
1815 |
#define MDCNFG_CeilPrChrg(Tcpu) /* Ceil. of PrChrg [2..32 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1816 |
(((Tcpu) - 1)/2 << FShft (MDCNFG_TRP)) |
53677ef18 Big white-space c... |
1817 1818 |
#define MDCNFG_TRASR Fld (4, 11) /* Time RAS Refresh - 1 [Tmem] */ #define MDCNFG_Ref(Tcpu) /* Refresh time [2..32 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1819 |
(((Tcpu) - 2)/2 << FShft (MDCNFG_TRASR)) |
53677ef18 Big white-space c... |
1820 |
#define MDCNFG_CeilRef(Tcpu) /* Ceil. of Ref [2..32 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1821 |
(((Tcpu) - 1)/2 << FShft (MDCNFG_TRASR)) |
53677ef18 Big white-space c... |
1822 1823 |
#define MDCNFG_TDL Fld (2, 15) /* Time Data Latch [Tcpu] */ #define MDCNFG_DataLtch(Tcpu) /* Data Latch delay [0..3 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1824 |
((Tcpu) << FShft (MDCNFG_TDL)) |
3b58acd4a Initial revision |
1825 |
#define MDCNFG_DRI Fld (15, 17) /* min. DRAM Refresh Interval/4 */ |
53677ef18 Big white-space c... |
1826 1827 1828 |
/* [Tmem] */ #define MDCNFG_RefInt(Tcpu) /* min. Refresh Interval */ \ /* [0..262136 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1829 |
((Tcpu)/8 << FShft (MDCNFG_DRI)) |
3b58acd4a Initial revision |
1830 1831 |
/* SA1110 MDCNFG values */ |
53677ef18 Big white-space c... |
1832 1833 |
#define MDCNFG_SA1110_DE0 0x00000001 /* DRAM Enable bank 0 */ #define MDCNFG_SA1110_DE1 0x00000002 /* DRAM Enable bank 1 */ |
3b58acd4a Initial revision |
1834 |
#define MDCNFG_SA1110_DTIM0 0x00000004 /* DRAM timing type 0/1 */ |
53677ef18 Big white-space c... |
1835 |
#define MDCNFG_SA1110_DWID0 0x00000008 /* DRAM bus width 0/1 */ |
3b58acd4a Initial revision |
1836 |
#define MDCNFG_SA1110_DRAC0 Fld(3, 4) /* DRAM row addr bit count */ |
53677ef18 Big white-space c... |
1837 |
/* bank 0/1 */ |
3b58acd4a Initial revision |
1838 |
#define MDCNFG_SA1110_CDB20 0x00000080 /* Mem Clock divide by 2 0/1 */ |
53677ef18 Big white-space c... |
1839 |
#define MDCNFG_SA1110_TRP0 Fld(3, 8) /* RAS precharge 0/1 */ |
3b58acd4a Initial revision |
1840 |
#define MDCNFG_SA1110_TDL0 Fld(2, 12) /* Data input latch after CAS*/ |
53677ef18 Big white-space c... |
1841 |
/* deassertion 0/1 */ |
3b58acd4a Initial revision |
1842 |
#define MDCNFG_SA1110_TWR0 Fld(2, 14) /* SDRAM write recovery 0/1 */ |
53677ef18 Big white-space c... |
1843 1844 |
#define MDCNFG_SA1110_DE2 0x00010000 /* DRAM Enable bank 0 */ #define MDCNFG_SA1110_DE3 0x00020000 /* DRAM Enable bank 1 */ |
3b58acd4a Initial revision |
1845 |
#define MDCNFG_SA1110_DTIM2 0x00040000 /* DRAM timing type 0/1 */ |
53677ef18 Big white-space c... |
1846 |
#define MDCNFG_SA1110_DWID2 0x00080000 /* DRAM bus width 0/1 */ |
3b58acd4a Initial revision |
1847 |
#define MDCNFG_SA1110_DRAC2 Fld(3, 20) /* DRAM row addr bit count */ |
53677ef18 Big white-space c... |
1848 |
/* bank 0/1 */ |
3b58acd4a Initial revision |
1849 |
#define MDCNFG_SA1110_CDB22 0x00800000 /* Mem Clock divide by 2 0/1 */ |
53677ef18 Big white-space c... |
1850 |
#define MDCNFG_SA1110_TRP2 Fld(3, 24) /* RAS precharge 0/1 */ |
3b58acd4a Initial revision |
1851 |
#define MDCNFG_SA1110_TDL2 Fld(2, 28) /* Data input latch after CAS*/ |
53677ef18 Big white-space c... |
1852 |
/* deassertion 0/1 */ |
3b58acd4a Initial revision |
1853 1854 1855 1856 1857 1858 1859 |
#define MDCNFG_SA1110_TWR2 Fld(2, 30) /* SDRAM write recovery 0/1 */ /* * Static memory control registers * * Registers |
53677ef18 Big white-space c... |
1860 1861 1862 1863 |
* MSC0 Memory system: Static memory Control register 0 * (read/write). * MSC1 Memory system: Static memory Control register 1 * (read/write). |
3b58acd4a Initial revision |
1864 1865 1866 1867 1868 |
* * Clocks * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). */ |
53677ef18 Big white-space c... |
1869 1870 1871 |
/* Memory system: */ #define _MSC(Nb) /* Static memory Control reg. */ \ /* [0..1] */ \ |
8bde7f776 * Code cleanup: |
1872 |
(0xA0000010 + (Nb)*4) |
53677ef18 Big white-space c... |
1873 1874 |
#define _MSC0 _MSC (0) /* Static memory Control reg. 0 */ #define _MSC1 _MSC (1) /* Static memory Control reg. 1 */ |
3b58acd4a Initial revision |
1875 1876 1877 |
#define _MSC2 0xA000002C /* Static memory Control reg. 2, not contiguous */ #if LANGUAGE == C |
53677ef18 Big white-space c... |
1878 1879 1880 |
/* Memory system: */ #define MSC /* Static memory Control reg. */ \ /* [0..1] */ \ |
8bde7f776 * Code cleanup: |
1881 |
((volatile Word *) io_p2v (_MSC (0))) |
53677ef18 Big white-space c... |
1882 1883 1884 |
#define MSC0 (MSC [0]) /* Static memory Control reg. 0 */ #define MSC1 (MSC [1]) /* Static memory Control reg. 1 */ #define MSC2 (*(volatile Word *) io_p2v (_MSC2)) /* Static memory Control reg. 2 */ |
3b58acd4a Initial revision |
1885 1886 1887 1888 1889 1890 1891 1892 |
#elif LANGUAGE == Assembly #define MSC0 io_p2v(0xa0000010) #define MSC1 io_p2v(0xa0000014) #define MSC2 io_p2v(0xa000002c) #endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1893 |
#define MSC_Bnk(Nb) /* static memory Bank [0..3] */ \ |
8bde7f776 * Code cleanup: |
1894 |
Fld (16, ((Nb) Modulo 2)*16) |
53677ef18 Big white-space c... |
1895 1896 1897 1898 |
#define MSC0_Bnk0 MSC_Bnk (0) /* static memory Bank 0 */ #define MSC0_Bnk1 MSC_Bnk (1) /* static memory Bank 1 */ #define MSC1_Bnk2 MSC_Bnk (2) /* static memory Bank 2 */ #define MSC1_Bnk3 MSC_Bnk (3) /* static memory Bank 3 */ |
3b58acd4a Initial revision |
1899 |
|
53677ef18 Big white-space c... |
1900 1901 |
#define MSC_RT Fld (2, 0) /* ROM/static memory Type */ #define MSC_NonBrst /* Non-Burst static memory */ \ |
8bde7f776 * Code cleanup: |
1902 |
(0 << FShft (MSC_RT)) |
53677ef18 Big white-space c... |
1903 |
#define MSC_SRAM /* 32-bit byte-writable SRAM */ \ |
8bde7f776 * Code cleanup: |
1904 |
(1 << FShft (MSC_RT)) |
53677ef18 Big white-space c... |
1905 |
#define MSC_Brst4 /* Burst-of-4 static memory */ \ |
8bde7f776 * Code cleanup: |
1906 |
(2 << FShft (MSC_RT)) |
53677ef18 Big white-space c... |
1907 |
#define MSC_Brst8 /* Burst-of-8 static memory */ \ |
8bde7f776 * Code cleanup: |
1908 |
(3 << FShft (MSC_RT)) |
53677ef18 Big white-space c... |
1909 1910 1911 1912 1913 1914 |
#define MSC_RBW 0x0004 /* ROM/static memory Bus Width */ #define MSC_32BitStMem (MSC_RBW*0) /* 32-Bit Static Memory */ #define MSC_16BitStMem (MSC_RBW*1) /* 16-Bit Static Memory */ #define MSC_RDF Fld (5, 3) /* ROM/static memory read Delay */ /* First access - 1(.5) [Tmem] */ #define MSC_1stRdAcc(Tcpu) /* 1st Read Access time (burst */ \ |
8bde7f776 * Code cleanup: |
1915 1916 |
/* static memory) [3..65 Tcpu] */ \ ((((Tcpu) - 3)/2) << FShft (MSC_RDF)) |
53677ef18 Big white-space c... |
1917 |
#define MSC_Ceil1stRdAcc(Tcpu) /* Ceil. of 1stRdAcc [3..65 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1918 |
((((Tcpu) - 2)/2) << FShft (MSC_RDF)) |
53677ef18 Big white-space c... |
1919 |
#define MSC_RdAcc(Tcpu) /* Read Access time (non-burst */ \ |
8bde7f776 * Code cleanup: |
1920 1921 |
/* static memory) [2..64 Tcpu] */ \ ((((Tcpu) - 2)/2) << FShft (MSC_RDF)) |
53677ef18 Big white-space c... |
1922 |
#define MSC_CeilRdAcc(Tcpu) /* Ceil. of RdAcc [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1923 |
((((Tcpu) - 1)/2) << FShft (MSC_RDF)) |
53677ef18 Big white-space c... |
1924 1925 1926 |
#define MSC_RDN Fld (5, 8) /* ROM/static memory read Delay */ /* Next access - 1 [Tmem] */ #define MSC_NxtRdAcc(Tcpu) /* Next Read Access time (burst */ \ |
8bde7f776 * Code cleanup: |
1927 1928 |
/* static memory) [2..64 Tcpu] */ \ ((((Tcpu) - 2)/2) << FShft (MSC_RDN)) |
53677ef18 Big white-space c... |
1929 |
#define MSC_CeilNxtRdAcc(Tcpu) /* Ceil. of NxtRdAcc [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1930 |
((((Tcpu) - 1)/2) << FShft (MSC_RDN)) |
53677ef18 Big white-space c... |
1931 |
#define MSC_WrAcc(Tcpu) /* Write Access time (non-burst */ \ |
8bde7f776 * Code cleanup: |
1932 1933 |
/* static memory) [2..64 Tcpu] */ \ ((((Tcpu) - 2)/2) << FShft (MSC_RDN)) |
53677ef18 Big white-space c... |
1934 |
#define MSC_CeilWrAcc(Tcpu) /* Ceil. of WrAcc [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1935 |
((((Tcpu) - 1)/2) << FShft (MSC_RDN)) |
53677ef18 Big white-space c... |
1936 1937 1938 |
#define MSC_RRR Fld (3, 13) /* ROM/static memory RecoveRy */ /* time/2 [Tmem] */ #define MSC_Rec(Tcpu) /* Recovery time [0..28 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1939 |
(((Tcpu)/4) << FShft (MSC_RRR)) |
53677ef18 Big white-space c... |
1940 |
#define MSC_CeilRec(Tcpu) /* Ceil. of Rec [0..28 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1941 |
((((Tcpu) + 3)/4) << FShft (MSC_RRR)) |
3b58acd4a Initial revision |
1942 1943 1944 1945 1946 1947 1948 |
/* * Personal Computer Memory Card International Association (PCMCIA) control * register * * Register |
53677ef18 Big white-space c... |
1949 1950 |
* MECR Memory system: Expansion memory bus (PCMCIA) * Configuration Register (read/write). |
3b58acd4a Initial revision |
1951 1952 1953 1954 1955 1956 |
* * Clocks * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). * fbclk, Tbclk Frequency, period of the PCMCIA clock (BCLK). */ |
53677ef18 Big white-space c... |
1957 1958 1959 |
/* Memory system: */ #define _MECR 0xA0000018 /* Expansion memory bus (PCMCIA) */ /* Configuration Reg. */ |
3b58acd4a Initial revision |
1960 1961 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
1962 1963 1964 |
/* Memory system: */ #define MECR /* Expansion memory bus (PCMCIA) */ \ /* Configuration Reg. */ \ |
8bde7f776 * Code cleanup: |
1965 |
(*((volatile Word *) io_p2v (_MECR))) |
3b58acd4a Initial revision |
1966 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
1967 |
#define MECR_PCMCIA(Nb) /* PCMCIA [0..1] */ \ |
8bde7f776 * Code cleanup: |
1968 |
Fld (15, (Nb)*16) |
53677ef18 Big white-space c... |
1969 1970 |
#define MECR_PCMCIA0 MECR_PCMCIA (0) /* PCMCIA 0 */ #define MECR_PCMCIA1 MECR_PCMCIA (1) /* PCMCIA 1 */ |
3b58acd4a Initial revision |
1971 |
|
53677ef18 Big white-space c... |
1972 1973 |
#define MECR_BSIO Fld (5, 0) /* BCLK Select I/O - 1 [Tmem] */ #define MECR_IOClk(Tcpu) /* I/O Clock [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1974 |
((((Tcpu) - 2)/2) << FShft (MECR_BSIO)) |
53677ef18 Big white-space c... |
1975 |
#define MECR_CeilIOClk(Tcpu) /* Ceil. of IOClk [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1976 |
((((Tcpu) - 1)/2) << FShft (MECR_BSIO)) |
53677ef18 Big white-space c... |
1977 1978 1979 |
#define MECR_BSA Fld (5, 5) /* BCLK Select Attribute - 1 */ /* [Tmem] */ #define MECR_AttrClk(Tcpu) /* Attribute Clock [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1980 |
((((Tcpu) - 2)/2) << FShft (MECR_BSA)) |
53677ef18 Big white-space c... |
1981 |
#define MECR_CeilAttrClk(Tcpu) /* Ceil. of AttrClk [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1982 |
((((Tcpu) - 1)/2) << FShft (MECR_BSA)) |
3b58acd4a Initial revision |
1983 |
#define MECR_BSM Fld (5, 10) /* BCLK Select Memory - 1 [Tmem] */ |
53677ef18 Big white-space c... |
1984 |
#define MECR_MemClk(Tcpu) /* Memory Clock [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1985 |
((((Tcpu) - 2)/2) << FShft (MECR_BSM)) |
53677ef18 Big white-space c... |
1986 |
#define MECR_CeilMemClk(Tcpu) /* Ceil. of MemClk [2..64 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
1987 |
((((Tcpu) - 1)/2) << FShft (MECR_BSM)) |
3b58acd4a Initial revision |
1988 1989 1990 1991 1992 1993 1994 1995 |
/* * On SA1110 only */ #define _MDREFR 0xA000001C #if LANGUAGE == C |
53677ef18 Big white-space c... |
1996 |
/* Memory system: */ |
3b58acd4a Initial revision |
1997 |
#define MDREFR \ |
8bde7f776 * Code cleanup: |
1998 |
(*((volatile Word *) io_p2v (_MDREFR))) |
3b58acd4a Initial revision |
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 |
#elif LANGUAGE == Assembly #define MDREFR (io_p2v(_MDREFR)) #endif /* LANGUAGE == C */ #define MDREFR_TRASR Fld (4, 0) #define MDREFR_DRI Fld (12, 4) #define MDREFR_E0PIN (1 << 16) #define MDREFR_K0RUN (1 << 17) #define MDREFR_K0DB2 (1 << 18) #define MDREFR_E1PIN (1 << 20) #define MDREFR_K1RUN (1 << 21) #define MDREFR_K1DB2 (1 << 22) #define MDREFR_K2RUN (1 << 25) #define MDREFR_K2DB2 (1 << 26) #define MDREFR_EAPD (1 << 28) #define MDREFR_KAPD (1 << 29) #define MDREFR_SLFRSH (1 << 31) /* * Direct Memory Access (DMA) control registers * * Registers |
53677ef18 Big white-space c... |
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 |
* DDAR0 Direct Memory Access (DMA) Device Address Register * channel 0 (read/write). * DCSR0 Direct Memory Access (DMA) Control and Status * Register channel 0 (read/write). * DBSA0 Direct Memory Access (DMA) Buffer Start address * register A channel 0 (read/write). * DBTA0 Direct Memory Access (DMA) Buffer Transfer count * register A channel 0 (read/write). * DBSB0 Direct Memory Access (DMA) Buffer Start address * register B channel 0 (read/write). * DBTB0 Direct Memory Access (DMA) Buffer Transfer count * register B channel 0 (read/write). |
3b58acd4a Initial revision |
2037 |
* |
53677ef18 Big white-space c... |
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 |
* DDAR1 Direct Memory Access (DMA) Device Address Register * channel 1 (read/write). * DCSR1 Direct Memory Access (DMA) Control and Status * Register channel 1 (read/write). * DBSA1 Direct Memory Access (DMA) Buffer Start address * register A channel 1 (read/write). * DBTA1 Direct Memory Access (DMA) Buffer Transfer count * register A channel 1 (read/write). * DBSB1 Direct Memory Access (DMA) Buffer Start address * register B channel 1 (read/write). * DBTB1 Direct Memory Access (DMA) Buffer Transfer count * register B channel 1 (read/write). |
3b58acd4a Initial revision |
2050 |
* |
53677ef18 Big white-space c... |
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 |
* DDAR2 Direct Memory Access (DMA) Device Address Register * channel 2 (read/write). * DCSR2 Direct Memory Access (DMA) Control and Status * Register channel 2 (read/write). * DBSA2 Direct Memory Access (DMA) Buffer Start address * register A channel 2 (read/write). * DBTA2 Direct Memory Access (DMA) Buffer Transfer count * register A channel 2 (read/write). * DBSB2 Direct Memory Access (DMA) Buffer Start address * register B channel 2 (read/write). * DBTB2 Direct Memory Access (DMA) Buffer Transfer count * register B channel 2 (read/write). |
3b58acd4a Initial revision |
2063 |
* |
53677ef18 Big white-space c... |
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 |
* DDAR3 Direct Memory Access (DMA) Device Address Register * channel 3 (read/write). * DCSR3 Direct Memory Access (DMA) Control and Status * Register channel 3 (read/write). * DBSA3 Direct Memory Access (DMA) Buffer Start address * register A channel 3 (read/write). * DBTA3 Direct Memory Access (DMA) Buffer Transfer count * register A channel 3 (read/write). * DBSB3 Direct Memory Access (DMA) Buffer Start address * register B channel 3 (read/write). * DBTB3 Direct Memory Access (DMA) Buffer Transfer count * register B channel 3 (read/write). |
3b58acd4a Initial revision |
2076 |
* |
53677ef18 Big white-space c... |
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 |
* DDAR4 Direct Memory Access (DMA) Device Address Register * channel 4 (read/write). * DCSR4 Direct Memory Access (DMA) Control and Status * Register channel 4 (read/write). * DBSA4 Direct Memory Access (DMA) Buffer Start address * register A channel 4 (read/write). * DBTA4 Direct Memory Access (DMA) Buffer Transfer count * register A channel 4 (read/write). * DBSB4 Direct Memory Access (DMA) Buffer Start address * register B channel 4 (read/write). * DBTB4 Direct Memory Access (DMA) Buffer Transfer count * register B channel 4 (read/write). |
3b58acd4a Initial revision |
2089 |
* |
53677ef18 Big white-space c... |
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 |
* DDAR5 Direct Memory Access (DMA) Device Address Register * channel 5 (read/write). * DCSR5 Direct Memory Access (DMA) Control and Status * Register channel 5 (read/write). * DBSA5 Direct Memory Access (DMA) Buffer Start address * register A channel 5 (read/write). * DBTA5 Direct Memory Access (DMA) Buffer Transfer count * register A channel 5 (read/write). * DBSB5 Direct Memory Access (DMA) Buffer Start address * register B channel 5 (read/write). * DBTB5 Direct Memory Access (DMA) Buffer Transfer count * register B channel 5 (read/write). |
3b58acd4a Initial revision |
2102 |
*/ |
53677ef18 Big white-space c... |
2103 |
#define DMASp 0x00000020 /* DMA control reg. Space [byte] */ |
3b58acd4a Initial revision |
2104 |
|
53677ef18 Big white-space c... |
2105 2106 |
#define _DDAR(Nb) /* DMA Device Address Reg. */ \ /* channel [0..5] */ \ |
8bde7f776 * Code cleanup: |
2107 |
(0xB0000000 + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2108 2109 |
#define _SetDCSR(Nb) /* Set DMA Control & Status Reg. */ \ /* channel [0..5] (write) */ \ |
8bde7f776 * Code cleanup: |
2110 |
(0xB0000004 + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2111 2112 |
#define _ClrDCSR(Nb) /* Clear DMA Control & Status Reg. */ \ /* channel [0..5] (write) */ \ |
8bde7f776 * Code cleanup: |
2113 |
(0xB0000008 + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2114 2115 |
#define _RdDCSR(Nb) /* Read DMA Control & Status Reg. */ \ /* channel [0..5] (read) */ \ |
8bde7f776 * Code cleanup: |
2116 |
(0xB000000C + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2117 2118 |
#define _DBSA(Nb) /* DMA Buffer Start address reg. A */ \ /* channel [0..5] */ \ |
8bde7f776 * Code cleanup: |
2119 |
(0xB0000010 + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2120 2121 |
#define _DBTA(Nb) /* DMA Buffer Transfer count */ \ /* reg. A channel [0..5] */ \ |
8bde7f776 * Code cleanup: |
2122 |
(0xB0000014 + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2123 2124 |
#define _DBSB(Nb) /* DMA Buffer Start address reg. B */ \ /* channel [0..5] */ \ |
8bde7f776 * Code cleanup: |
2125 |
(0xB0000018 + (Nb)*DMASp) |
53677ef18 Big white-space c... |
2126 2127 |
#define _DBTB(Nb) /* DMA Buffer Transfer count */ \ /* reg. B channel [0..5] */ \ |
8bde7f776 * Code cleanup: |
2128 |
(0xB000001C + (Nb)*DMASp) |
3b58acd4a Initial revision |
2129 |
|
53677ef18 Big white-space c... |
2130 2131 |
#define _DDAR0 _DDAR (0) /* DMA Device Address Reg. */ /* channel 0 */ |
3b58acd4a Initial revision |
2132 |
#define _SetDCSR0 _SetDCSR (0) /* Set DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2133 |
/* channel 0 (write) */ |
3b58acd4a Initial revision |
2134 |
#define _ClrDCSR0 _ClrDCSR (0) /* Clear DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2135 |
/* channel 0 (write) */ |
3b58acd4a Initial revision |
2136 |
#define _RdDCSR0 _RdDCSR (0) /* Read DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 |
/* channel 0 (read) */ #define _DBSA0 _DBSA (0) /* DMA Buffer Start address reg. A */ /* channel 0 */ #define _DBTA0 _DBTA (0) /* DMA Buffer Transfer count */ /* reg. A channel 0 */ #define _DBSB0 _DBSB (0) /* DMA Buffer Start address reg. B */ /* channel 0 */ #define _DBTB0 _DBTB (0) /* DMA Buffer Transfer count */ /* reg. B channel 0 */ #define _DDAR1 _DDAR (1) /* DMA Device Address Reg. */ /* channel 1 */ |
3b58acd4a Initial revision |
2149 |
#define _SetDCSR1 _SetDCSR (1) /* Set DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2150 |
/* channel 1 (write) */ |
3b58acd4a Initial revision |
2151 |
#define _ClrDCSR1 _ClrDCSR (1) /* Clear DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2152 |
/* channel 1 (write) */ |
3b58acd4a Initial revision |
2153 |
#define _RdDCSR1 _RdDCSR (1) /* Read DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 |
/* channel 1 (read) */ #define _DBSA1 _DBSA (1) /* DMA Buffer Start address reg. A */ /* channel 1 */ #define _DBTA1 _DBTA (1) /* DMA Buffer Transfer count */ /* reg. A channel 1 */ #define _DBSB1 _DBSB (1) /* DMA Buffer Start address reg. B */ /* channel 1 */ #define _DBTB1 _DBTB (1) /* DMA Buffer Transfer count */ /* reg. B channel 1 */ #define _DDAR2 _DDAR (2) /* DMA Device Address Reg. */ /* channel 2 */ |
3b58acd4a Initial revision |
2166 |
#define _SetDCSR2 _SetDCSR (2) /* Set DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2167 |
/* channel 2 (write) */ |
3b58acd4a Initial revision |
2168 |
#define _ClrDCSR2 _ClrDCSR (2) /* Clear DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2169 |
/* channel 2 (write) */ |
3b58acd4a Initial revision |
2170 |
#define _RdDCSR2 _RdDCSR (2) /* Read DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 |
/* channel 2 (read) */ #define _DBSA2 _DBSA (2) /* DMA Buffer Start address reg. A */ /* channel 2 */ #define _DBTA2 _DBTA (2) /* DMA Buffer Transfer count */ /* reg. A channel 2 */ #define _DBSB2 _DBSB (2) /* DMA Buffer Start address reg. B */ /* channel 2 */ #define _DBTB2 _DBTB (2) /* DMA Buffer Transfer count */ /* reg. B channel 2 */ #define _DDAR3 _DDAR (3) /* DMA Device Address Reg. */ /* channel 3 */ |
3b58acd4a Initial revision |
2183 |
#define _SetDCSR3 _SetDCSR (3) /* Set DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2184 |
/* channel 3 (write) */ |
3b58acd4a Initial revision |
2185 |
#define _ClrDCSR3 _ClrDCSR (3) /* Clear DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2186 |
/* channel 3 (write) */ |
3b58acd4a Initial revision |
2187 |
#define _RdDCSR3 _RdDCSR (3) /* Read DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 |
/* channel 3 (read) */ #define _DBSA3 _DBSA (3) /* DMA Buffer Start address reg. A */ /* channel 3 */ #define _DBTA3 _DBTA (3) /* DMA Buffer Transfer count */ /* reg. A channel 3 */ #define _DBSB3 _DBSB (3) /* DMA Buffer Start address reg. B */ /* channel 3 */ #define _DBTB3 _DBTB (3) /* DMA Buffer Transfer count */ /* reg. B channel 3 */ #define _DDAR4 _DDAR (4) /* DMA Device Address Reg. */ /* channel 4 */ |
3b58acd4a Initial revision |
2200 |
#define _SetDCSR4 _SetDCSR (4) /* Set DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2201 |
/* channel 4 (write) */ |
3b58acd4a Initial revision |
2202 |
#define _ClrDCSR4 _ClrDCSR (4) /* Clear DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2203 |
/* channel 4 (write) */ |
3b58acd4a Initial revision |
2204 |
#define _RdDCSR4 _RdDCSR (4) /* Read DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 |
/* channel 4 (read) */ #define _DBSA4 _DBSA (4) /* DMA Buffer Start address reg. A */ /* channel 4 */ #define _DBTA4 _DBTA (4) /* DMA Buffer Transfer count */ /* reg. A channel 4 */ #define _DBSB4 _DBSB (4) /* DMA Buffer Start address reg. B */ /* channel 4 */ #define _DBTB4 _DBTB (4) /* DMA Buffer Transfer count */ /* reg. B channel 4 */ #define _DDAR5 _DDAR (5) /* DMA Device Address Reg. */ /* channel 5 */ |
3b58acd4a Initial revision |
2217 |
#define _SetDCSR5 _SetDCSR (5) /* Set DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2218 |
/* channel 5 (write) */ |
3b58acd4a Initial revision |
2219 |
#define _ClrDCSR5 _ClrDCSR (5) /* Clear DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2220 |
/* channel 5 (write) */ |
3b58acd4a Initial revision |
2221 |
#define _RdDCSR5 _RdDCSR (5) /* Read DMA Control & Status Reg. */ |
53677ef18 Big white-space c... |
2222 2223 2224 2225 2226 2227 2228 2229 2230 |
/* channel 5 (read) */ #define _DBSA5 _DBSA (5) /* DMA Buffer Start address reg. A */ /* channel 5 */ #define _DBTA5 _DBTA (5) /* DMA Buffer Transfer count */ /* reg. A channel 5 */ #define _DBSB5 _DBSB (5) /* DMA Buffer Start address reg. B */ /* channel 5 */ #define _DBTB5 _DBTB (5) /* DMA Buffer Transfer count */ /* reg. B channel 5 */ |
3b58acd4a Initial revision |
2231 2232 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
2233 2234 |
#define DDAR0 /* DMA Device Address Reg. */ \ /* channel 0 */ \ |
8bde7f776 * Code cleanup: |
2235 |
(*((volatile Word *) io_p2v (_DDAR0))) |
53677ef18 Big white-space c... |
2236 2237 |
#define SetDCSR0 /* Set DMA Control & Status Reg. */ \ /* channel 0 (write) */ \ |
8bde7f776 * Code cleanup: |
2238 |
(*((volatile Word *) io_p2v (_SetDCSR0))) |
53677ef18 Big white-space c... |
2239 2240 |
#define ClrDCSR0 /* Clear DMA Control & Status Reg. */ \ /* channel 0 (write) */ \ |
8bde7f776 * Code cleanup: |
2241 |
(*((volatile Word *) io_p2v (_ClrDCSR0))) |
53677ef18 Big white-space c... |
2242 2243 |
#define RdDCSR0 /* Read DMA Control & Status Reg. */ \ /* channel 0 (read) */ \ |
8bde7f776 * Code cleanup: |
2244 |
(*((volatile Word *) io_p2v (_RdDCSR0))) |
53677ef18 Big white-space c... |
2245 2246 |
#define DBSA0 /* DMA Buffer Start address reg. A */ \ /* channel 0 */ \ |
8bde7f776 * Code cleanup: |
2247 |
(*((volatile Address *) io_p2v (_DBSA0))) |
53677ef18 Big white-space c... |
2248 2249 |
#define DBTA0 /* DMA Buffer Transfer count */ \ /* reg. A channel 0 */ \ |
8bde7f776 * Code cleanup: |
2250 |
(*((volatile Word *) io_p2v (_DBTA0))) |
53677ef18 Big white-space c... |
2251 2252 |
#define DBSB0 /* DMA Buffer Start address reg. B */ \ /* channel 0 */ \ |
8bde7f776 * Code cleanup: |
2253 |
(*((volatile Address *) io_p2v (_DBSB0))) |
53677ef18 Big white-space c... |
2254 2255 |
#define DBTB0 /* DMA Buffer Transfer count */ \ /* reg. B channel 0 */ \ |
8bde7f776 * Code cleanup: |
2256 |
(*((volatile Word *) io_p2v (_DBTB0))) |
3b58acd4a Initial revision |
2257 |
|
53677ef18 Big white-space c... |
2258 2259 |
#define DDAR1 /* DMA Device Address Reg. */ \ /* channel 1 */ \ |
8bde7f776 * Code cleanup: |
2260 |
(*((volatile Word *) io_p2v (_DDAR1))) |
53677ef18 Big white-space c... |
2261 2262 |
#define SetDCSR1 /* Set DMA Control & Status Reg. */ \ /* channel 1 (write) */ \ |
8bde7f776 * Code cleanup: |
2263 |
(*((volatile Word *) io_p2v (_SetDCSR1))) |
53677ef18 Big white-space c... |
2264 2265 |
#define ClrDCSR1 /* Clear DMA Control & Status Reg. */ \ /* channel 1 (write) */ \ |
8bde7f776 * Code cleanup: |
2266 |
(*((volatile Word *) io_p2v (_ClrDCSR1))) |
53677ef18 Big white-space c... |
2267 2268 |
#define RdDCSR1 /* Read DMA Control & Status Reg. */ \ /* channel 1 (read) */ \ |
8bde7f776 * Code cleanup: |
2269 |
(*((volatile Word *) io_p2v (_RdDCSR1))) |
53677ef18 Big white-space c... |
2270 2271 |
#define DBSA1 /* DMA Buffer Start address reg. A */ \ /* channel 1 */ \ |
8bde7f776 * Code cleanup: |
2272 |
(*((volatile Address *) io_p2v (_DBSA1))) |
53677ef18 Big white-space c... |
2273 2274 |
#define DBTA1 /* DMA Buffer Transfer count */ \ /* reg. A channel 1 */ \ |
8bde7f776 * Code cleanup: |
2275 |
(*((volatile Word *) io_p2v (_DBTA1))) |
53677ef18 Big white-space c... |
2276 2277 |
#define DBSB1 /* DMA Buffer Start address reg. B */ \ /* channel 1 */ \ |
8bde7f776 * Code cleanup: |
2278 |
(*((volatile Address *) io_p2v (_DBSB1))) |
53677ef18 Big white-space c... |
2279 2280 |
#define DBTB1 /* DMA Buffer Transfer count */ \ /* reg. B channel 1 */ \ |
8bde7f776 * Code cleanup: |
2281 |
(*((volatile Word *) io_p2v (_DBTB1))) |
3b58acd4a Initial revision |
2282 |
|
53677ef18 Big white-space c... |
2283 2284 |
#define DDAR2 /* DMA Device Address Reg. */ \ /* channel 2 */ \ |
8bde7f776 * Code cleanup: |
2285 |
(*((volatile Word *) io_p2v (_DDAR2))) |
53677ef18 Big white-space c... |
2286 2287 |
#define SetDCSR2 /* Set DMA Control & Status Reg. */ \ /* channel 2 (write) */ \ |
8bde7f776 * Code cleanup: |
2288 |
(*((volatile Word *) io_p2v (_SetDCSR2))) |
53677ef18 Big white-space c... |
2289 2290 |
#define ClrDCSR2 /* Clear DMA Control & Status Reg. */ \ /* channel 2 (write) */ \ |
8bde7f776 * Code cleanup: |
2291 |
(*((volatile Word *) io_p2v (_ClrDCSR2))) |
53677ef18 Big white-space c... |
2292 2293 |
#define RdDCSR2 /* Read DMA Control & Status Reg. */ \ /* channel 2 (read) */ \ |
8bde7f776 * Code cleanup: |
2294 |
(*((volatile Word *) io_p2v (_RdDCSR2))) |
53677ef18 Big white-space c... |
2295 2296 |
#define DBSA2 /* DMA Buffer Start address reg. A */ \ /* channel 2 */ \ |
8bde7f776 * Code cleanup: |
2297 |
(*((volatile Address *) io_p2v (_DBSA2))) |
53677ef18 Big white-space c... |
2298 2299 |
#define DBTA2 /* DMA Buffer Transfer count */ \ /* reg. A channel 2 */ \ |
8bde7f776 * Code cleanup: |
2300 |
(*((volatile Word *) io_p2v (_DBTA2))) |
53677ef18 Big white-space c... |
2301 2302 |
#define DBSB2 /* DMA Buffer Start address reg. B */ \ /* channel 2 */ \ |
8bde7f776 * Code cleanup: |
2303 |
(*((volatile Address *) io_p2v (_DBSB2))) |
53677ef18 Big white-space c... |
2304 2305 |
#define DBTB2 /* DMA Buffer Transfer count */ \ /* reg. B channel 2 */ \ |
8bde7f776 * Code cleanup: |
2306 |
(*((volatile Word *) io_p2v (_DBTB2))) |
3b58acd4a Initial revision |
2307 |
|
53677ef18 Big white-space c... |
2308 2309 |
#define DDAR3 /* DMA Device Address Reg. */ \ /* channel 3 */ \ |
8bde7f776 * Code cleanup: |
2310 |
(*((volatile Word *) io_p2v (_DDAR3))) |
53677ef18 Big white-space c... |
2311 2312 |
#define SetDCSR3 /* Set DMA Control & Status Reg. */ \ /* channel 3 (write) */ \ |
8bde7f776 * Code cleanup: |
2313 |
(*((volatile Word *) io_p2v (_SetDCSR3))) |
53677ef18 Big white-space c... |
2314 2315 |
#define ClrDCSR3 /* Clear DMA Control & Status Reg. */ \ /* channel 3 (write) */ \ |
8bde7f776 * Code cleanup: |
2316 |
(*((volatile Word *) io_p2v (_ClrDCSR3))) |
53677ef18 Big white-space c... |
2317 2318 |
#define RdDCSR3 /* Read DMA Control & Status Reg. */ \ /* channel 3 (read) */ \ |
8bde7f776 * Code cleanup: |
2319 |
(*((volatile Word *) io_p2v (_RdDCSR3))) |
53677ef18 Big white-space c... |
2320 2321 |
#define DBSA3 /* DMA Buffer Start address reg. A */ \ /* channel 3 */ \ |
8bde7f776 * Code cleanup: |
2322 |
(*((volatile Address *) io_p2v (_DBSA3))) |
53677ef18 Big white-space c... |
2323 2324 |
#define DBTA3 /* DMA Buffer Transfer count */ \ /* reg. A channel 3 */ \ |
8bde7f776 * Code cleanup: |
2325 |
(*((volatile Word *) io_p2v (_DBTA3))) |
53677ef18 Big white-space c... |
2326 2327 |
#define DBSB3 /* DMA Buffer Start address reg. B */ \ /* channel 3 */ \ |
8bde7f776 * Code cleanup: |
2328 |
(*((volatile Address *) io_p2v (_DBSB3))) |
53677ef18 Big white-space c... |
2329 2330 |
#define DBTB3 /* DMA Buffer Transfer count */ \ /* reg. B channel 3 */ \ |
8bde7f776 * Code cleanup: |
2331 |
(*((volatile Word *) io_p2v (_DBTB3))) |
3b58acd4a Initial revision |
2332 |
|
53677ef18 Big white-space c... |
2333 2334 |
#define DDAR4 /* DMA Device Address Reg. */ \ /* channel 4 */ \ |
8bde7f776 * Code cleanup: |
2335 |
(*((volatile Word *) io_p2v (_DDAR4))) |
53677ef18 Big white-space c... |
2336 2337 |
#define SetDCSR4 /* Set DMA Control & Status Reg. */ \ /* channel 4 (write) */ \ |
8bde7f776 * Code cleanup: |
2338 |
(*((volatile Word *) io_p2v (_SetDCSR4))) |
53677ef18 Big white-space c... |
2339 2340 |
#define ClrDCSR4 /* Clear DMA Control & Status Reg. */ \ /* channel 4 (write) */ \ |
8bde7f776 * Code cleanup: |
2341 |
(*((volatile Word *) io_p2v (_ClrDCSR4))) |
53677ef18 Big white-space c... |
2342 2343 |
#define RdDCSR4 /* Read DMA Control & Status Reg. */ \ /* channel 4 (read) */ \ |
8bde7f776 * Code cleanup: |
2344 |
(*((volatile Word *) io_p2v (_RdDCSR4))) |
53677ef18 Big white-space c... |
2345 2346 |
#define DBSA4 /* DMA Buffer Start address reg. A */ \ /* channel 4 */ \ |
8bde7f776 * Code cleanup: |
2347 |
(*((volatile Address *) io_p2v (_DBSA4))) |
53677ef18 Big white-space c... |
2348 2349 |
#define DBTA4 /* DMA Buffer Transfer count */ \ /* reg. A channel 4 */ \ |
8bde7f776 * Code cleanup: |
2350 |
(*((volatile Word *) io_p2v (_DBTA4))) |
53677ef18 Big white-space c... |
2351 2352 |
#define DBSB4 /* DMA Buffer Start address reg. B */ \ /* channel 4 */ \ |
8bde7f776 * Code cleanup: |
2353 |
(*((volatile Address *) io_p2v (_DBSB4))) |
53677ef18 Big white-space c... |
2354 2355 |
#define DBTB4 /* DMA Buffer Transfer count */ \ /* reg. B channel 4 */ \ |
8bde7f776 * Code cleanup: |
2356 |
(*((volatile Word *) io_p2v (_DBTB4))) |
3b58acd4a Initial revision |
2357 |
|
53677ef18 Big white-space c... |
2358 2359 |
#define DDAR5 /* DMA Device Address Reg. */ \ /* channel 5 */ \ |
8bde7f776 * Code cleanup: |
2360 |
(*((volatile Word *) io_p2v (_DDAR5))) |
53677ef18 Big white-space c... |
2361 2362 |
#define SetDCSR5 /* Set DMA Control & Status Reg. */ \ /* channel 5 (write) */ \ |
8bde7f776 * Code cleanup: |
2363 |
(*((volatile Word *) io_p2v (_SetDCSR5))) |
53677ef18 Big white-space c... |
2364 2365 |
#define ClrDCSR5 /* Clear DMA Control & Status Reg. */ \ /* channel 5 (write) */ \ |
8bde7f776 * Code cleanup: |
2366 |
(*((volatile Word *) io_p2v (_ClrDCSR5))) |
53677ef18 Big white-space c... |
2367 2368 |
#define RdDCSR5 /* Read DMA Control & Status Reg. */ \ /* channel 5 (read) */ \ |
8bde7f776 * Code cleanup: |
2369 |
(*((volatile Word *) io_p2v (_RdDCSR5))) |
53677ef18 Big white-space c... |
2370 2371 |
#define DBSA5 /* DMA Buffer Start address reg. A */ \ /* channel 5 */ \ |
8bde7f776 * Code cleanup: |
2372 |
(*((volatile Address *) io_p2v (_DBSA5))) |
53677ef18 Big white-space c... |
2373 2374 |
#define DBTA5 /* DMA Buffer Transfer count */ \ /* reg. A channel 5 */ \ |
8bde7f776 * Code cleanup: |
2375 |
(*((volatile Word *) io_p2v (_DBTA5))) |
53677ef18 Big white-space c... |
2376 2377 |
#define DBSB5 /* DMA Buffer Start address reg. B */ \ /* channel 5 */ \ |
8bde7f776 * Code cleanup: |
2378 |
(*((volatile Address *) io_p2v (_DBSB5))) |
53677ef18 Big white-space c... |
2379 2380 |
#define DBTB5 /* DMA Buffer Transfer count */ \ /* reg. B channel 5 */ \ |
8bde7f776 * Code cleanup: |
2381 |
(*((volatile Word *) io_p2v (_DBTB5))) |
3b58acd4a Initial revision |
2382 2383 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 |
#define DDAR_RW 0x00000001 /* device data Read/Write */ #define DDAR_DevWr (DDAR_RW*0) /* Device data Write */ /* (memory -> device) */ #define DDAR_DevRd (DDAR_RW*1) /* Device data Read */ /* (device -> memory) */ #define DDAR_E 0x00000002 /* big/little Endian device */ #define DDAR_LtlEnd (DDAR_E*0) /* Little Endian device */ #define DDAR_BigEnd (DDAR_E*1) /* Big Endian device */ #define DDAR_BS 0x00000004 /* device Burst Size */ #define DDAR_Brst4 (DDAR_BS*0) /* Burst-of-4 device */ #define DDAR_Brst8 (DDAR_BS*1) /* Burst-of-8 device */ #define DDAR_DW 0x00000008 /* device Data Width */ #define DDAR_8BitDev (DDAR_DW*0) /* 8-Bit Device */ #define DDAR_16BitDev (DDAR_DW*1) /* 16-Bit Device */ #define DDAR_DS Fld (4, 4) /* Device Select */ #define DDAR_Ser0UDCTr /* Ser. port 0 UDC Transmit */ \ |
8bde7f776 * Code cleanup: |
2400 |
(0x0 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2401 |
#define DDAR_Ser0UDCRc /* Ser. port 0 UDC Receive */ \ |
8bde7f776 * Code cleanup: |
2402 |
(0x1 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2403 |
#define DDAR_Ser1SDLCTr /* Ser. port 1 SDLC Transmit */ \ |
8bde7f776 * Code cleanup: |
2404 |
(0x2 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2405 |
#define DDAR_Ser1SDLCRc /* Ser. port 1 SDLC Receive */ \ |
8bde7f776 * Code cleanup: |
2406 |
(0x3 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2407 |
#define DDAR_Ser1UARTTr /* Ser. port 1 UART Transmit */ \ |
8bde7f776 * Code cleanup: |
2408 |
(0x4 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2409 |
#define DDAR_Ser1UARTRc /* Ser. port 1 UART Receive */ \ |
8bde7f776 * Code cleanup: |
2410 |
(0x5 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2411 |
#define DDAR_Ser2ICPTr /* Ser. port 2 ICP Transmit */ \ |
8bde7f776 * Code cleanup: |
2412 |
(0x6 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2413 |
#define DDAR_Ser2ICPRc /* Ser. port 2 ICP Receive */ \ |
8bde7f776 * Code cleanup: |
2414 |
(0x7 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2415 |
#define DDAR_Ser3UARTTr /* Ser. port 3 UART Transmit */ \ |
8bde7f776 * Code cleanup: |
2416 |
(0x8 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2417 |
#define DDAR_Ser3UARTRc /* Ser. port 3 UART Receive */ \ |
8bde7f776 * Code cleanup: |
2418 |
(0x9 << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2419 2420 |
#define DDAR_Ser4MCP0Tr /* Ser. port 4 MCP 0 Transmit */ \ /* (audio) */ \ |
8bde7f776 * Code cleanup: |
2421 |
(0xA << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2422 2423 |
#define DDAR_Ser4MCP0Rc /* Ser. port 4 MCP 0 Receive */ \ /* (audio) */ \ |
8bde7f776 * Code cleanup: |
2424 |
(0xB << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2425 2426 |
#define DDAR_Ser4MCP1Tr /* Ser. port 4 MCP 1 Transmit */ \ /* (telecom) */ \ |
8bde7f776 * Code cleanup: |
2427 |
(0xC << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2428 2429 |
#define DDAR_Ser4MCP1Rc /* Ser. port 4 MCP 1 Receive */ \ /* (telecom) */ \ |
8bde7f776 * Code cleanup: |
2430 |
(0xD << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2431 |
#define DDAR_Ser4SSPTr /* Ser. port 4 SSP Transmit */ \ |
8bde7f776 * Code cleanup: |
2432 |
(0xE << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2433 |
#define DDAR_Ser4SSPRc /* Ser. port 4 SSP Receive */ \ |
8bde7f776 * Code cleanup: |
2434 |
(0xF << FShft (DDAR_DS)) |
53677ef18 Big white-space c... |
2435 2436 |
#define DDAR_DA Fld (24, 8) /* Device Address */ #define DDAR_DevAdd(Add) /* Device Address */ \ |
8bde7f776 * Code cleanup: |
2437 2438 |
(((Add) & 0xF0000000) | \ (((Add) & 0X003FFFFC) << (FShft (DDAR_DA) - 2))) |
53677ef18 Big white-space c... |
2439 |
#define DDAR_Ser0UDCWr /* Ser. port 0 UDC Write */ \ |
8bde7f776 * Code cleanup: |
2440 2441 |
(DDAR_DevWr + DDAR_Brst8 + DDAR_8BitDev + \ DDAR_Ser0UDCTr + DDAR_DevAdd (_Ser0UDCDR)) |
53677ef18 Big white-space c... |
2442 |
#define DDAR_Ser0UDCRd /* Ser. port 0 UDC Read */ \ |
8bde7f776 * Code cleanup: |
2443 2444 |
(DDAR_DevRd + DDAR_Brst8 + DDAR_8BitDev + \ DDAR_Ser0UDCRc + DDAR_DevAdd (_Ser0UDCDR)) |
53677ef18 Big white-space c... |
2445 |
#define DDAR_Ser1UARTWr /* Ser. port 1 UART Write */ \ |
8bde7f776 * Code cleanup: |
2446 2447 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser1UARTTr + DDAR_DevAdd (_Ser1UTDR)) |
53677ef18 Big white-space c... |
2448 |
#define DDAR_Ser1UARTRd /* Ser. port 1 UART Read */ \ |
8bde7f776 * Code cleanup: |
2449 2450 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser1UARTRc + DDAR_DevAdd (_Ser1UTDR)) |
53677ef18 Big white-space c... |
2451 |
#define DDAR_Ser1SDLCWr /* Ser. port 1 SDLC Write */ \ |
8bde7f776 * Code cleanup: |
2452 2453 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser1SDLCTr + DDAR_DevAdd (_Ser1SDDR)) |
53677ef18 Big white-space c... |
2454 |
#define DDAR_Ser1SDLCRd /* Ser. port 1 SDLC Read */ \ |
8bde7f776 * Code cleanup: |
2455 2456 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser1SDLCRc + DDAR_DevAdd (_Ser1SDDR)) |
53677ef18 Big white-space c... |
2457 |
#define DDAR_Ser2UARTWr /* Ser. port 2 UART Write */ \ |
8bde7f776 * Code cleanup: |
2458 2459 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser2ICPTr + DDAR_DevAdd (_Ser2UTDR)) |
53677ef18 Big white-space c... |
2460 |
#define DDAR_Ser2UARTRd /* Ser. port 2 UART Read */ \ |
8bde7f776 * Code cleanup: |
2461 2462 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser2ICPRc + DDAR_DevAdd (_Ser2UTDR)) |
53677ef18 Big white-space c... |
2463 |
#define DDAR_Ser2HSSPWr /* Ser. port 2 HSSP Write */ \ |
8bde7f776 * Code cleanup: |
2464 2465 |
(DDAR_DevWr + DDAR_Brst8 + DDAR_8BitDev + \ DDAR_Ser2ICPTr + DDAR_DevAdd (_Ser2HSDR)) |
53677ef18 Big white-space c... |
2466 |
#define DDAR_Ser2HSSPRd /* Ser. port 2 HSSP Read */ \ |
8bde7f776 * Code cleanup: |
2467 2468 |
(DDAR_DevRd + DDAR_Brst8 + DDAR_8BitDev + \ DDAR_Ser2ICPRc + DDAR_DevAdd (_Ser2HSDR)) |
53677ef18 Big white-space c... |
2469 |
#define DDAR_Ser3UARTWr /* Ser. port 3 UART Write */ \ |
8bde7f776 * Code cleanup: |
2470 2471 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser3UARTTr + DDAR_DevAdd (_Ser3UTDR)) |
53677ef18 Big white-space c... |
2472 |
#define DDAR_Ser3UARTRd /* Ser. port 3 UART Read */ \ |
8bde7f776 * Code cleanup: |
2473 2474 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_8BitDev + \ DDAR_Ser3UARTRc + DDAR_DevAdd (_Ser3UTDR)) |
53677ef18 Big white-space c... |
2475 |
#define DDAR_Ser4MCP0Wr /* Ser. port 4 MCP 0 Write (audio) */ \ |
8bde7f776 * Code cleanup: |
2476 2477 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_16BitDev + \ DDAR_Ser4MCP0Tr + DDAR_DevAdd (_Ser4MCDR0)) |
53677ef18 Big white-space c... |
2478 |
#define DDAR_Ser4MCP0Rd /* Ser. port 4 MCP 0 Read (audio) */ \ |
8bde7f776 * Code cleanup: |
2479 2480 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_16BitDev + \ DDAR_Ser4MCP0Rc + DDAR_DevAdd (_Ser4MCDR0)) |
53677ef18 Big white-space c... |
2481 2482 |
#define DDAR_Ser4MCP1Wr /* Ser. port 4 MCP 1 Write */ \ /* (telecom) */ \ |
8bde7f776 * Code cleanup: |
2483 2484 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_16BitDev + \ DDAR_Ser4MCP1Tr + DDAR_DevAdd (_Ser4MCDR1)) |
53677ef18 Big white-space c... |
2485 2486 |
#define DDAR_Ser4MCP1Rd /* Ser. port 4 MCP 1 Read */ \ /* (telecom) */ \ |
8bde7f776 * Code cleanup: |
2487 2488 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_16BitDev + \ DDAR_Ser4MCP1Rc + DDAR_DevAdd (_Ser4MCDR1)) |
53677ef18 Big white-space c... |
2489 |
#define DDAR_Ser4SSPWr /* Ser. port 4 SSP Write (16 bits) */ \ |
8bde7f776 * Code cleanup: |
2490 2491 |
(DDAR_DevWr + DDAR_Brst4 + DDAR_16BitDev + \ DDAR_Ser4SSPTr + DDAR_DevAdd (_Ser4SSDR)) |
53677ef18 Big white-space c... |
2492 |
#define DDAR_Ser4SSPRd /* Ser. port 4 SSP Read (16 bits) */ \ |
8bde7f776 * Code cleanup: |
2493 2494 |
(DDAR_DevRd + DDAR_Brst4 + DDAR_16BitDev + \ DDAR_Ser4SSPRc + DDAR_DevAdd (_Ser4SSDR)) |
3b58acd4a Initial revision |
2495 |
|
53677ef18 Big white-space c... |
2496 2497 2498 2499 |
#define DCSR_RUN 0x00000001 /* DMA RUNing */ #define DCSR_IE 0x00000002 /* DMA Interrupt Enable */ #define DCSR_ERROR 0x00000004 /* DMA ERROR */ #define DCSR_DONEA 0x00000008 /* DONE DMA transfer buffer A */ |
3b58acd4a Initial revision |
2500 |
#define DCSR_STRTA 0x00000010 /* STaRTed DMA transfer buffer A */ |
53677ef18 Big white-space c... |
2501 |
#define DCSR_DONEB 0x00000020 /* DONE DMA transfer buffer B */ |
3b58acd4a Initial revision |
2502 |
#define DCSR_STRTB 0x00000040 /* STaRTed DMA transfer buffer B */ |
53677ef18 Big white-space c... |
2503 2504 2505 |
#define DCSR_BIU 0x00000080 /* DMA Buffer In Use */ #define DCSR_BufA (DCSR_BIU*0) /* DMA Buffer A in use */ #define DCSR_BufB (DCSR_BIU*1) /* DMA Buffer B in use */ |
3b58acd4a Initial revision |
2506 |
|
53677ef18 Big white-space c... |
2507 2508 2509 |
#define DBT_TC Fld (13, 0) /* Transfer Count */ #define DBTA_TCA DBT_TC /* Transfer Count buffer A */ #define DBTB_TCB DBT_TC /* Transfer Count buffer B */ |
3b58acd4a Initial revision |
2510 2511 2512 2513 2514 2515 |
/* * Liquid Crystal Display (LCD) control registers * * Registers |
53677ef18 Big white-space c... |
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 |
* LCCR0 Liquid Crystal Display (LCD) Control Register 0 * (read/write). * [Bits LDM, BAM, and ERM are only implemented in * versions 2.0 (rev. = 8) and higher of the StrongARM * SA-1100.] * LCSR Liquid Crystal Display (LCD) Status Register * (read/write). * [Bit LDD can be only read in versions 1.0 (rev. = 1) * and 1.1 (rev. = 2) of the StrongARM SA-1100, it can be * read and written (cleared) in versions 2.0 (rev. = 8) * and higher.] * DBAR1 Liquid Crystal Display (LCD) Direct Memory Access * (DMA) Base Address Register channel 1 (read/write). * DCAR1 Liquid Crystal Display (LCD) Direct Memory Access * (DMA) Current Address Register channel 1 (read). * DBAR2 Liquid Crystal Display (LCD) Direct Memory Access * (DMA) Base Address Register channel 2 (read/write). * DCAR2 Liquid Crystal Display (LCD) Direct Memory Access * (DMA) Current Address Register channel 2 (read). * LCCR1 Liquid Crystal Display (LCD) Control Register 1 * (read/write). * [The LCCR1 register can be only written in * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the * StrongARM SA-1100, it can be written and read in * versions 2.0 (rev. = 8) and higher.] * LCCR2 Liquid Crystal Display (LCD) Control Register 2 * (read/write). * [The LCCR1 register can be only written in * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the * StrongARM SA-1100, it can be written and read in * versions 2.0 (rev. = 8) and higher.] * LCCR3 Liquid Crystal Display (LCD) Control Register 3 * (read/write). * [The LCCR1 register can be only written in * versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the * StrongARM SA-1100, it can be written and read in * versions 2.0 (rev. = 8) and higher. Bit PCP is only * implemented in versions 2.0 (rev. = 8) and higher of * the StrongARM SA-1100.] |
3b58acd4a Initial revision |
2555 2556 2557 2558 2559 |
* * Clocks * fcpu, Tcpu Frequency, period of the CPU core clock (CCLK). * fmem, Tmem Frequency, period of the memory clock (fmem = fcpu/2). * fpix, Tpix Frequency, period of the pixel clock. |
53677ef18 Big white-space c... |
2560 2561 |
* fln, Tln Frequency, period of the line clock. * fac, Tac Frequency, period of the AC bias clock. |
3b58acd4a Initial revision |
2562 |
*/ |
53677ef18 Big white-space c... |
2563 2564 2565 |
#define LCD_PEntrySp 2 /* LCD Palette Entry Space [byte] */ #define LCD_4BitPSp /* LCD 4-Bit pixel Palette Space */ \ /* [byte] */ \ |
8bde7f776 * Code cleanup: |
2566 |
(16*LCD_PEntrySp) |
53677ef18 Big white-space c... |
2567 2568 |
#define LCD_8BitPSp /* LCD 8-Bit pixel Palette Space */ \ /* [byte] */ \ |
8bde7f776 * Code cleanup: |
2569 |
(256*LCD_PEntrySp) |
53677ef18 Big white-space c... |
2570 2571 |
#define LCD_12_16BitPSp /* LCD 12/16-Bit pixel */ \ /* dummy-Palette Space [byte] */ \ |
8bde7f776 * Code cleanup: |
2572 |
(16*LCD_PEntrySp) |
3b58acd4a Initial revision |
2573 2574 2575 2576 |
#define LCD_PGrey Fld (4, 0) /* LCD Palette entry Grey value */ #define LCD_PBlue Fld (4, 0) /* LCD Palette entry Blue value */ #define LCD_PGreen Fld (4, 4) /* LCD Palette entry Green value */ |
53677ef18 Big white-space c... |
2577 2578 2579 |
#define LCD_PRed Fld (4, 8) /* LCD Palette entry Red value */ #define LCD_PBS Fld (2, 12) /* LCD Pixel Bit Size */ #define LCD_4Bit /* LCD 4-Bit pixel mode */ \ |
8bde7f776 * Code cleanup: |
2580 |
(0 << FShft (LCD_PBS)) |
53677ef18 Big white-space c... |
2581 |
#define LCD_8Bit /* LCD 8-Bit pixel mode */ \ |
8bde7f776 * Code cleanup: |
2582 |
(1 << FShft (LCD_PBS)) |
53677ef18 Big white-space c... |
2583 |
#define LCD_12_16Bit /* LCD 12/16-Bit pixel mode */ \ |
8bde7f776 * Code cleanup: |
2584 |
(2 << FShft (LCD_PBS)) |
3b58acd4a Initial revision |
2585 |
|
53677ef18 Big white-space c... |
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 |
#define LCD_Int0_0 0x0 /* LCD Intensity = 0.0% = 0 */ #define LCD_Int11_1 0x1 /* LCD Intensity = 11.1% = 1/9 */ #define LCD_Int20_0 0x2 /* LCD Intensity = 20.0% = 1/5 */ #define LCD_Int26_7 0x3 /* LCD Intensity = 26.7% = 4/15 */ #define LCD_Int33_3 0x4 /* LCD Intensity = 33.3% = 3/9 */ #define LCD_Int40_0 0x5 /* LCD Intensity = 40.0% = 2/5 */ #define LCD_Int44_4 0x6 /* LCD Intensity = 44.4% = 4/9 */ #define LCD_Int50_0 0x7 /* LCD Intensity = 50.0% = 1/2 */ #define LCD_Int55_6 0x8 /* LCD Intensity = 55.6% = 5/9 */ #define LCD_Int60_0 0x9 /* LCD Intensity = 60.0% = 3/5 */ #define LCD_Int66_7 0xA /* LCD Intensity = 66.7% = 6/9 */ #define LCD_Int73_3 0xB /* LCD Intensity = 73.3% = 11/15 */ #define LCD_Int80_0 0xC /* LCD Intensity = 80.0% = 4/5 */ #define LCD_Int88_9 0xD /* LCD Intensity = 88.9% = 8/9 */ #define LCD_Int100_0 0xE /* LCD Intensity = 100.0% = 1 */ #define LCD_Int100_0A 0xF /* LCD Intensity = 100.0% = 1 */ /* (Alternative) */ #define _LCCR0 0xB0100000 /* LCD Control Reg. 0 */ #define _LCSR 0xB0100004 /* LCD Status Reg. */ #define _DBAR1 0xB0100010 /* LCD DMA Base Address Reg. */ /* channel 1 */ #define _DCAR1 0xB0100014 /* LCD DMA Current Address Reg. */ /* channel 1 */ #define _DBAR2 0xB0100018 /* LCD DMA Base Address Reg. */ /* channel 2 */ #define _DCAR2 0xB010001C /* LCD DMA Current Address Reg. */ /* channel 2 */ #define _LCCR1 0xB0100020 /* LCD Control Reg. 1 */ #define _LCCR2 0xB0100024 /* LCD Control Reg. 2 */ #define _LCCR3 0xB0100028 /* LCD Control Reg. 3 */ |
3b58acd4a Initial revision |
2617 2618 |
#if LANGUAGE == C |
53677ef18 Big white-space c... |
2619 |
#define LCCR0 /* LCD Control Reg. 0 */ \ |
8bde7f776 * Code cleanup: |
2620 |
(*((volatile Word *) io_p2v (_LCCR0))) |
53677ef18 Big white-space c... |
2621 |
#define LCSR /* LCD Status Reg. */ \ |
8bde7f776 * Code cleanup: |
2622 |
(*((volatile Word *) io_p2v (_LCSR))) |
53677ef18 Big white-space c... |
2623 2624 |
#define DBAR1 /* LCD DMA Base Address Reg. */ \ /* channel 1 */ \ |
8bde7f776 * Code cleanup: |
2625 |
(*((volatile Address *) io_p2v (_DBAR1))) |
53677ef18 Big white-space c... |
2626 2627 |
#define DCAR1 /* LCD DMA Current Address Reg. */ \ /* channel 1 */ \ |
8bde7f776 * Code cleanup: |
2628 |
(*((volatile Address *) io_p2v (_DCAR1))) |
53677ef18 Big white-space c... |
2629 2630 |
#define DBAR2 /* LCD DMA Base Address Reg. */ \ /* channel 2 */ \ |
8bde7f776 * Code cleanup: |
2631 |
(*((volatile Address *) io_p2v (_DBAR2))) |
53677ef18 Big white-space c... |
2632 2633 |
#define DCAR2 /* LCD DMA Current Address Reg. */ \ /* channel 2 */ \ |
8bde7f776 * Code cleanup: |
2634 |
(*((volatile Address *) io_p2v (_DCAR2))) |
53677ef18 Big white-space c... |
2635 |
#define LCCR1 /* LCD Control Reg. 1 */ \ |
8bde7f776 * Code cleanup: |
2636 |
(*((volatile Word *) io_p2v (_LCCR1))) |
53677ef18 Big white-space c... |
2637 |
#define LCCR2 /* LCD Control Reg. 2 */ \ |
8bde7f776 * Code cleanup: |
2638 |
(*((volatile Word *) io_p2v (_LCCR2))) |
53677ef18 Big white-space c... |
2639 |
#define LCCR3 /* LCD Control Reg. 3 */ \ |
8bde7f776 * Code cleanup: |
2640 |
(*((volatile Word *) io_p2v (_LCCR3))) |
3b58acd4a Initial revision |
2641 |
#endif /* LANGUAGE == C */ |
53677ef18 Big white-space c... |
2642 |
#define LCCR0_LEN 0x00000001 /* LCD ENable */ |
3b58acd4a Initial revision |
2643 |
#define LCCR0_CMS 0x00000002 /* Color/Monochrome display Select */ |
53677ef18 Big white-space c... |
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 |
#define LCCR0_Color (LCCR0_CMS*0) /* Color display */ #define LCCR0_Mono (LCCR0_CMS*1) /* Monochrome display */ #define LCCR0_SDS 0x00000004 /* Single/Dual panel display */ /* Select */ #define LCCR0_Sngl (LCCR0_SDS*0) /* Single panel display */ #define LCCR0_Dual (LCCR0_SDS*1) /* Dual panel display */ #define LCCR0_LDM 0x00000008 /* LCD Disable done (LDD) */ /* interrupt Mask (disable) */ #define LCCR0_BAM 0x00000010 /* Base Address update (BAU) */ /* interrupt Mask (disable) */ |
3b58acd4a Initial revision |
2654 |
#define LCCR0_ERM 0x00000020 /* LCD ERror (BER, IOL, IUL, IOU, */ |
8bde7f776 * Code cleanup: |
2655 |
/* IUU, OOL, OUL, OOU, and OUU) */ |
53677ef18 Big white-space c... |
2656 |
/* interrupt Mask (disable) */ |
3b58acd4a Initial revision |
2657 |
#define LCCR0_PAS 0x00000080 /* Passive/Active display Select */ |
53677ef18 Big white-space c... |
2658 2659 2660 2661 2662 |
#define LCCR0_Pas (LCCR0_PAS*0) /* Passive display (STN) */ #define LCCR0_Act (LCCR0_PAS*1) /* Active display (TFT) */ #define LCCR0_BLE 0x00000100 /* Big/Little Endian select */ #define LCCR0_LtlEnd (LCCR0_BLE*0) /* Little Endian frame buffer */ #define LCCR0_BigEnd (LCCR0_BLE*1) /* Big Endian frame buffer */ |
3b58acd4a Initial revision |
2663 |
#define LCCR0_DPD 0x00000200 /* Double Pixel Data (monochrome */ |
53677ef18 Big white-space c... |
2664 2665 2666 2667 2668 2669 2670 2671 2672 |
/* display mode) */ #define LCCR0_4PixMono (LCCR0_DPD*0) /* 4-Pixel/clock Monochrome */ /* display */ #define LCCR0_8PixMono (LCCR0_DPD*1) /* 8-Pixel/clock Monochrome */ /* display */ #define LCCR0_PDD Fld (8, 12) /* Palette DMA request Delay */ /* [Tmem] */ #define LCCR0_DMADel(Tcpu) /* palette DMA request Delay */ \ /* [0..510 Tcpu] */ \ |
8bde7f776 * Code cleanup: |
2673 |
((Tcpu)/2 << FShft (LCCR0_PDD)) |
3b58acd4a Initial revision |
2674 |
|
53677ef18 Big white-space c... |
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 |
#define LCSR_LDD 0x00000001 /* LCD Disable Done */ #define LCSR_BAU 0x00000002 /* Base Address Update (read) */ #define LCSR_BER 0x00000004 /* Bus ERror */ #define LCSR_ABC 0x00000008 /* AC Bias clock Count */ #define LCSR_IOL 0x00000010 /* Input FIFO Over-run Lower */ /* panel */ #define LCSR_IUL 0x00000020 /* Input FIFO Under-run Lower */ /* panel */ #define LCSR_IOU 0x00000040 /* Input FIFO Over-run Upper */ /* panel */ #define LCSR_IUU 0x00000080 /* Input FIFO Under-run Upper */ /* panel */ #define LCSR_OOL 0x00000100 /* Output FIFO Over-run Lower */ /* panel */ #define LCSR_OUL 0x00000200 /* Output FIFO Under-run Lower */ /* panel */ #define LCSR_OOU 0x00000400 /* Output FIFO Over-run Upper */ /* panel */ #define LCSR_OUU 0x00000800 /* Output FIFO Under-run Upper */ /* panel */ #define LCCR1_PPL Fld (6, 4) /* Pixels Per Line/16 - 1 */ #define LCCR1_DisWdth(Pixel) /* Display Width [16..1024 pix.] */ \ |
8bde7f776 * Code cleanup: |
2698 |
(((Pixel) - 16)/16 << FShft (LCCR1_PPL)) |
53677ef18 Big white-space c... |
2699 |
#define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */ |
8bde7f776 * Code cleanup: |
2700 |
/* pulse Width - 2 [Tpix] (L_LCLK) */ |
53677ef18 Big white-space c... |
2701 2702 |
#define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \ /* pulse Width [2..65 Tpix] */ \ |
8bde7f776 * Code cleanup: |
2703 |
(((Tpix) - 2) << FShft (LCCR1_HSW)) |
3b58acd4a Initial revision |
2704 |
#define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */ |
53677ef18 Big white-space c... |
2705 2706 2707 |
/* count - 1 [Tpix] */ #define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \ /* [1..256 Tpix] */ \ |
8bde7f776 * Code cleanup: |
2708 |
(((Tpix) - 1) << FShft (LCCR1_ELW)) |
3b58acd4a Initial revision |
2709 |
#define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */ |
53677ef18 Big white-space c... |
2710 2711 2712 |
/* Wait count - 1 [Tpix] */ #define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \ /* [1..256 Tpix] */ \ |
8bde7f776 * Code cleanup: |
2713 |
(((Tpix) - 1) << FShft (LCCR1_BLW)) |
3b58acd4a Initial revision |
2714 |
|
53677ef18 Big white-space c... |
2715 2716 |
#define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */ #define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \ |
8bde7f776 * Code cleanup: |
2717 |
(((Line) - 1) << FShft (LCCR2_LPP)) |
3b58acd4a Initial revision |
2718 |
#define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */ |
53677ef18 Big white-space c... |
2719 2720 2721 |
/* Width - 1 [Tln] (L_FCLK) */ #define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \ /* Width [1..64 Tln] */ \ |
8bde7f776 * Code cleanup: |
2722 |
(((Tln) - 1) << FShft (LCCR2_VSW)) |
3b58acd4a Initial revision |
2723 |
#define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */ |
53677ef18 Big white-space c... |
2724 2725 2726 |
/* count [Tln] */ #define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \ /* [0..255 Tln] */ \ |
8bde7f776 * Code cleanup: |
2727 |
((Tln) << FShft (LCCR2_EFW)) |
3b58acd4a Initial revision |
2728 |
#define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */ |
53677ef18 Big white-space c... |
2729 2730 2731 |
/* Wait count [Tln] */ #define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \ /* [0..255 Tln] */ \ |
8bde7f776 * Code cleanup: |
2732 |
((Tln) << FShft (LCCR2_BFW)) |
3b58acd4a Initial revision |
2733 |
|
53677ef18 Big white-space c... |
2734 2735 2736 2737 2738 |
#define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor/2 - 2 */ /* [1..255] (L_PCLK) */ /* fpix = fcpu/(2*(PCD + 2)) */ /* Tpix = 2*(PCD + 2)*Tcpu */ #define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor [6..514] */ \ |
8bde7f776 * Code cleanup: |
2739 2740 2741 |
(((Div) - 4)/2 << FShft (LCCR3_PCD)) /* fpix = fcpu/(2*Floor (Div/2)) */ /* Tpix = 2*Floor (Div/2)*Tcpu */ |
3b58acd4a Initial revision |
2742 |
#define LCCR3_CeilPixClkDiv(Div) /* Ceil. of PixClkDiv [6..514] */ \ |
8bde7f776 * Code cleanup: |
2743 2744 |
(((Div) - 3)/2 << FShft (LCCR3_PCD)) /* fpix = fcpu/(2*Ceil (Div/2)) */ |
53677ef18 Big white-space c... |
2745 |
/* Tpix = 2*Ceil (Div/2)*Tcpu */ |
3b58acd4a Initial revision |
2746 |
#define LCCR3_ACB Fld (8, 8) /* AC Bias clock half period - 1 */ |
53677ef18 Big white-space c... |
2747 2748 |
/* [Tln] (L_BIAS) */ #define LCCR3_ACBsDiv(Div) /* AC Bias clock Divisor [2..512] */ \ |
8bde7f776 * Code cleanup: |
2749 2750 |
(((Div) - 2)/2 << FShft (LCCR3_ACB)) /* fac = fln/(2*Floor (Div/2)) */ |
53677ef18 Big white-space c... |
2751 2752 |
/* Tac = 2*Floor (Div/2)*Tln */ #define LCCR3_CeilACBsDiv(Div) /* Ceil. of ACBsDiv [2..512] */ \ |
8bde7f776 * Code cleanup: |
2753 |
(((Div) - 1)/2 << FShft (LCCR3_ACB)) |
53677ef18 Big white-space c... |
2754 2755 2756 2757 2758 2759 |
/* fac = fln/(2*Ceil (Div/2)) */ /* Tac = 2*Ceil (Div/2)*Tln */ #define LCCR3_API Fld (4, 16) /* AC bias Pin transitions per */ /* Interrupt */ #define LCCR3_ACBsCntOff /* AC Bias clock transition Count */ \ /* Off */ \ |
8bde7f776 * Code cleanup: |
2760 |
(0 << FShft (LCCR3_API)) |
53677ef18 Big white-space c... |
2761 2762 |
#define LCCR3_ACBsCnt(Trans) /* AC Bias clock transition Count */ \ /* [1..15] */ \ |
8bde7f776 * Code cleanup: |
2763 |
((Trans) << FShft (LCCR3_API)) |
3b58acd4a Initial revision |
2764 |
#define LCCR3_VSP 0x00100000 /* Vertical Synchronization pulse */ |
53677ef18 Big white-space c... |
2765 |
/* Polarity (L_FCLK) */ |
3b58acd4a Initial revision |
2766 |
#define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */ |
53677ef18 Big white-space c... |
2767 |
/* active High */ |
3b58acd4a Initial revision |
2768 |
#define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */ |
53677ef18 Big white-space c... |
2769 2770 2771 2772 2773 2774 2775 |
/* active Low */ #define LCCR3_HSP 0x00200000 /* Horizontal Synchronization */ /* pulse Polarity (L_LCLK) */ #define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */ /* pulse active High */ #define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */ /* pulse active Low */ |
3b58acd4a Initial revision |
2776 |
#define LCCR3_PCP 0x00400000 /* Pixel Clock Polarity (L_PCLK) */ |
53677ef18 Big white-space c... |
2777 2778 |
#define LCCR3_PixRsEdg (LCCR3_PCP*0) /* Pixel clock Rising-Edge */ #define LCCR3_PixFlEdg (LCCR3_PCP*1) /* Pixel clock Falling-Edge */ |
3b58acd4a Initial revision |
2779 |
#define LCCR3_OEP 0x00800000 /* Output Enable Polarity (L_BIAS, */ |
53677ef18 Big white-space c... |
2780 2781 2782 |
/* active display mode) */ #define LCCR3_OutEnH (LCCR3_OEP*0) /* Output Enable active High */ #define LCCR3_OutEnL (LCCR3_OEP*1) /* Output Enable active Low */ |
3b58acd4a Initial revision |
2783 2784 2785 2786 |
#undef C #undef Assembly |