/* * Copyright (C) 2015 Freescale Semiconductor, Inc. * * Configuration settings for the Freescale i.MX6UL 14x14 LPDDR2 ARM2. * * SPDX-License-Identifier: GPL-2.0+ */ #ifndef __MX6UL_14X14_LPDDR2_ARM2_CONFIG_H #define __MX6UL_14X14_LPDDR2_ARM2_CONFIG_H #ifdef CONFIG_SPI_BOOT #define CONFIG_MXC_SPI #elif defined(CONFIG_NOR_BOOT) #define CONFIG_MTD_NOR_FLASH #define CONFIG_SYS_FLASH_PROTECTION #elif defined CONFIG_NAND_BOOT #define CONFIG_CMD_NAND #endif #ifdef CONFIG_MTD_NOR_FLASH /* * Conflicts with SD1/SD2/VIDEO/ENET * ENET is keeped, since only RXER conflicts. * If removed ENET, we can not boot kernel, since sd1/sd2 is disabled * when support weimnor. */ #undef CONFIG_FSL_USDHC #undef CONFIG_VIDEO #endif #define BOOTARGS_CMA_SIZE "cma=96M " #include "mx6ul_arm2.h" #define PHYS_SDRAM_SIZE SZ_256M #ifdef CONFIG_MXC_SPI #define CONFIG_SF_DEFAULT_BUS 1 #define CONFIG_SF_DEFAULT_SPEED 20000000 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0) #define CONFIG_SF_DEFAULT_CS 0 #endif #ifdef CONFIG_DM_ETH #define CONFIG_CMD_MII #define CONFIG_FEC_MXC #define CONFIG_MII #define CONFIG_FEC_ENET_DEV 1 /* The ENET1 has pin conflict with UART1 */ #if (CONFIG_FEC_ENET_DEV == 0) #define IMX_FEC_BASE ENET_BASE_ADDR #define CONFIG_FEC_MXC_PHYADDR 0x2 #define CONFIG_FEC_XCV_TYPE MII100 #ifdef CONFIG_DM_ETH #define CONFIG_ETHPRIME "eth0" #else #define CONFIG_ETHPRIME "FEC0" #endif #elif (CONFIG_FEC_ENET_DEV == 1) #define IMX_FEC_BASE ENET2_BASE_ADDR #define CONFIG_FEC_MXC_PHYADDR 0x1 #define CONFIG_FEC_XCV_TYPE RMII #ifdef CONFIG_DM_ETH #define CONFIG_ETHPRIME "eth1" #else #define CONFIG_ETHPRIME "FEC1" #endif #endif #define CONFIG_PHYLIB #define CONFIG_PHY_MICREL #define CONFIG_FEC_MXC_MDIO_BASE ENET2_BASE_ADDR #endif #endif