Commit 92c9e0c780e61f821ab8a08f0d4d4fd33ba1197c

Authored by Andreas Färber
Committed by Olof Johansson
1 parent 5305e4d674

ARM: dts: zynq: Enable PL clocks for Parallella

The Parallella board comes with a U-Boot bootloader that loads one of
two predefined FPGA bitstreams before booting the kernel. Both define an
AXI interface to the on-board Epiphany processor.

Enable clocks FCLK0..FCLK3 for the Programmable Logic by default.

Otherwise accessing, e.g., the ESYSRESET register freezes the board,
as seen with the Epiphany SDK tools e-reset and e-hw-rev, using /dev/mem.

Cc: <stable@vger.kernel.org> # 3.17.x
Signed-off-by: Andreas Färber <afaerber@suse.de>
Acked-by: Michal Simek <michal.simek@xilinx.com>
Signed-off-by: Olof Johansson <olof@lixom.net>

Showing 1 changed file with 4 additions and 0 deletions Side-by-side Diff

arch/arm/boot/dts/zynq-parallella.dts
... ... @@ -34,6 +34,10 @@
34 34 };
35 35 };
36 36  
  37 +&clkc {
  38 + fclk-enable = <0xf>;
  39 +};
  40 +
37 41 &gem0 {
38 42 status = "okay";
39 43 phy-mode = "rgmii-id";